#### **General Description** The MAX17551 high-efficiency, high-voltage, synchronous step-down DC-DC converter with integrated MOSFETs operates over a 4V to 60V input. The converter can deliver up to 50mA and generates output voltages from 0.8V up to 0.9 x $V_{IN}$ . The feedback (FB) voltage is accurate to within $\pm 1.75\%$ over -40°C to +125°C. The MAX17551 uses peak-current-mode control and can be operated in pulse-width modulation (PWM) or pulsefrequency modulation (PFM) modes. The device is available in a 10-pin (3mm x 2mm) TDFN and 10-pin (3mm x 3mm) $\mu$ MAX® packages. Simulation models are available. #### **Applications** - Industrial Sensors and Process Control - High-Voltage LDO Replacement - Battery-Powered Equipment - HVAC and Building Control μMAX is a registered trademark of Maxim Integrated Products, Inc. Ordering Information appears at end of data sheet. #### **Features and Benefits** - Reduces External Components and Total Cost - · No Schottky-Synchronous - Internal Compensation for Any Output Voltage - Built-In Soft-Start - All-ceramic capacitors, Compact Layout - Reduces Number of DC-DC Regulators to Stock - Wide 4V to 60V Input - Adjustable 0.8V to 0.9 x V<sub>IN</sub> Output - 100kHz to 2.2MHz Adjustable Switching Frequency with External Synchronization - Reduces Power Dissipation - 22uA Quiescent Current - Peak Efficiency > 90% - PFM Enables Enhanced Light-load Efficiency - 1.2µA Shutdown Current - Operates Reliable in Adverse Environments - · Peak Current Limit Protection - Built-In Output Voltage Monitoring RESET - Programmable EN/UVLO Threshold - Monotonic Startup in to Prebiased Load - Overtemperature Protection - -40°C to +125°C Operation ## Typical Application Circuit—High-Efficiency 5V, 50mA Regulator #### MAX17551 # 60V, 50mA, Ultra-Small, High-Efficiency Synchronous Step-Down DC-DC Converter with 22µA No-Load Supply Current ## **Absolute Maximum Ratings** | IN, EN/UVLO, V <sub>OUT</sub> , RESET to GND0.3V to 70V | Operating Temperature Range40°C to +125°C | |---------------------------------------------------------|-------------------------------------------| | LX to GND0.3V to IN + 0.3V | Junction Temperature+150°C | | RT/SYNC, SS, FB, MODE to GND0.3V to 6V | Storage Temperature Range65°C to +150°C | | LX Total RMS Current±0.8A | Lead Temperature (soldering, 10s)+300°C | | Output Short-Circuit DurationContinuous | Soldering Temperature (reflow)+260°C | | Continuous Power Dissipation (T <sub>A</sub> = +70°C) | | | TDFN (derate 14.9mW/°C above +70°C)1188.7mW | | | μMAX (derate 8.8mW/°C above +70°C)707.3mW | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **Package Thermal Characteristics (Note 1)** | TDFN | μMAX | |-------------------------------------------------------------------|--------------------------------------------------------------------| | Junction-to-Ambient Thermal Resistance (θ <sub>JA</sub> )67.3°C/W | Junction-to-Ambient Thermal Resistance (θ <sub>JA</sub> )113.1°C/W | | Junction-to-Case Thermal Resistance (θ <sub>JC</sub> )18.2°C/W | Junction-to-Case Thermal Resistance (θ <sub>JC</sub> )42°C/W | Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial. #### **Electrical Characteristics** $(V_{IN} = 24V, V_{GND} = 0V, V_{OUT} = 3.3V, V_{FB} = 0.85V, V_{EN/UVLO} = 1.5V, RT/SYNC = 191k\Omega, LX = SS = MODE = \overline{RESET}$ = unconnected; $T_A = T_J = -40^{\circ}\text{C}$ to +125°C, unless otherwise noted. Typical values are at $T_A = +25^{\circ}\text{C}$ . All voltages are referenced to GND, unless otherwise noted.) (Note 3) | PARAMETER | SYMBOL | SYMBOL CONDITIONS | | TYP | MAX | UNITS | |---------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | INPUT SUPPLY (IN) | | | | | | | | Input Voltage Range | V <sub>IN</sub> | | 4 | | 60 | V | | Input Shutdown Current | I <sub>IN-SH</sub> | $V_{EN/UVLO}$ = 0V, $T_A$ = +25°C | 0.67 | 1.2 | 2.25 | | | Input Supply Current | $I_{Q-PFM}$ | V <sub>MODE</sub> = unconnected (Note 2) | | 18 | 32 | μA | | Input Supply Current | $I_{Q-PWM}$ | Normal switching mode, V <sub>IN</sub> = 24V | 180 | 485 | 650 | | | EXTERNAL BIAS (V <sub>OUT</sub> ) | | | | | | | | V <sub>OUT</sub> Switchover Threshold | | | 2.96 | 3.05 | 3.12 | V | | ENABLE/UVLO (EN/UVLO) | | | | | | | | | $V_{ENR}$ | V <sub>EN/UVLO</sub> rising | 1.2 | 1.25 | 1.3 | | | EN/UVLO Threshold | $V_{ENF}$ | V <sub>EN/UVLO</sub> falling | 1.1 | 1.15 | 1.2 | V | | | V <sub>EN-TRUESD</sub> | V <sub>EN/UVLO</sub> falling, true shutdown | | 0.7 | | | | EN/UVLO Leakage Current | I <sub>EN</sub> | V <sub>EN/UVLO</sub> = 1.3V, T <sub>A</sub> = +25°C | -100 | | +100 | nA | | POWER MOSFETs | | | | | | | | High-Side pMOS On-Resistance | R <sub>DS-ONH</sub> | I <sub>LX</sub> = 0.1A (sourcing) | 2.7 | 5.0 | 9.5 | Ω | | Low-Side nMOS On-Resistance | R <sub>DS-ONL</sub> | I <sub>LX</sub> = 0.1A (sinking) | 1.25 | 2.5 | 5 | Ω | | LX Leakage Current | I <sub>LX-LKG</sub> | V <sub>EN</sub> = 0V, T <sub>A</sub> = +25°C,<br>V <sub>LX</sub> = (V <sub>GND</sub> + 1V) to (V <sub>IN</sub> - 1V) | -1 | | +1 | μA | ## **Electrical Characteristics (continued)** $(V_{IN} = 24V, V_{GND} = 0V, V_{OUT} = 3.3V, V_{FB} = 0.85V, V_{EN/UVLO} = 1.5V, RT/SYNC = 191k\Omega, LX = SS = MODE = \overline{RESET}$ = unconnected; $T_A = T_J = -40^{\circ}C$ to +125°C, unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ . All voltages are referenced to GND, unless otherwise noted.) (Note 3) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------|-------------------------|---------------------------------------------------------------------------|-----------------------|-------|-------|----------------| | SOFT-START (SS) | | | , | | | | | Soft-Start Time | t <sub>SS</sub> | SS = unconnected | 4.4 | 5.1 | 5.8 | ms | | SS Charging Current | I <sub>SS</sub> | V <sub>SS</sub> = 0.4V | 4.7 | 5 | 5.3 | μA | | FEEDBACK (FB) | | | | | | | | FB Regulation Voltage | V | MODE = GND | 0.786 | 8.0 | 0.814 | V | | FB Regulation voltage | $V_{FB-REG}$ | MODE = unconnected | 0.786 | 0.812 | 0.826 | | | FB Input Leakage Current | $I_{FB}$ | V <sub>FB</sub> = 1V, T <sub>A</sub> = 25°C | -100 | | +100 | nA | | CURRENT LIMIT | | | | | | | | Peak Current-Limit Threshold | I <sub>PEAK-LIMIT</sub> | | 97 | 110 | 123 | mA | | Negative Current-Limit | lonus i mur | V <sub>MODE</sub> = GND | 33 | 50 | 66 | mA | | Threshold | ISINK-LIMIT | V <sub>MODE</sub> = unconnected | | 0.01 | | ША | | PFM Current Level | I <sub>PFM</sub> | V <sub>MODE</sub> = unconnected | 28 | 39 | 47 | mA | | OSCILLATOR (RT/SYNC) | | | | | | | | | | $R_{RT} = 422k\Omega$ | 90 | 100 | 111 | | | | | $R_{RT} = 191k\Omega$ | 205 | 220 | 235 | | | Cuitabina Fraguenay | f <sub>SW</sub> | R <sub>RT</sub> = 130kΩ | 295 | 319 | 340 | kHz | | Switching Frequency | | $R_{RT} = 69.8k\Omega$ | 540 | 592 | 638 | | | | | R <sub>RT</sub> = 45.3kΩ | 813 | 900 | 973 | | | | | R <sub>RT</sub> = 19.1kΩ | 1.86 | 2.08 | 2.3 | MHz | | Switching Frequency<br>Adjustable Range | | See the Switching Frequency (RT/ SYNC) section for details | 100 | | 2200 | kHz | | SYNC Input Frequency | | | 1.1 x f <sub>SW</sub> | | 2200 | kHz | | SYNC Pulse Minimum Off-Time | | | 40 | | | ns | | SYNC Rising Threshold | V <sub>SYNC-H</sub> | | 1 | 1.22 | 1.44 | .,, | | Hysteresis | V <sub>SYNC-HYS</sub> | | 0.115 | 0.18 | 0.265 | V | | Number of SYNC Pulses to<br>Enable Synchronization | | | | 1 | | Cycles | | TIMING | | | | | | | | Minimum On-Time | t <sub>ON-MIN</sub> | | 46 | 82 | 128 | ns | | Maximum Duty Cycle | | f <sub>SW</sub> ≤ 600kHz,<br>V <sub>FB</sub> = 0.98 x V <sub>FB-REG</sub> | 90 | 94 | 98 | 0/ | | | D <sub>MAX</sub> | f <sub>SW</sub> > 600kHz,<br>V <sub>FB</sub> = 0.98 x V <sub>FB-REG</sub> | 87 | 92 | | <del>-</del> % | | Hiccup Timeout | | | | 51 | | ms | #### **Electrical Characteristics (continued)** $(V_{IN} = 24V, V_{GND} = 0V, V_{OUT} = 3.3V, V_{FB} = 0.85V, V_{EN/UVLO} = 1.5V, RT/SYNC = 191k\Omega, LX = SS = MODE = \overline{RESET}$ = unconnected; $T_A = T_J = -40^{\circ}C$ to +125°C, unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ . All voltages are referenced to GND, unless otherwise noted.) (Note 3) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------|-----------------------|-----------------------------------------------------------------------|------|------|------|-------| | RESET | | | | | | | | FB Threshold for RESET Rising | V <sub>FB-OKR</sub> | V <sub>FB</sub> rising | 93 | 95 | 97 | % | | FB Threshold for RESET Falling | V <sub>FB-OKF</sub> | V <sub>FB</sub> falling | 90 | 92 | 94 | % | | RESET Delay After FB Reaches 95% Regulation | | | | 2.1 | | ms | | RESET Output Level Low | | I <sub>RESET</sub> = 1mA | | 0.23 | | V | | RESET Output Leakage Current | | V <sub>FB</sub> = 1.01 x V <sub>FB-REG</sub> , T <sub>A</sub> = +25°C | | | 1 | μA | | MODE | | | | | | | | MODE PFM Threshold | $V_{MODE-PFM}$ | | 1 | 1.22 | 1.44 | V | | MODE Hysteresis | V <sub>MODE-HYS</sub> | | | 0.19 | | V | | MODE Internal Bullium Decistor | | V <sub>MODE</sub> = unconnected | | 123 | | kΩ | | MODE Internal Pullup Resistor | | V <sub>MODE</sub> = GND | 1390 | | K12 | | | THERMAL SHUTDOWN | | | | | | | | Thermal-Shutdown Threshold | | Temperature rising | | 160 | | °C | | Thermal-Shutdown Hysteresis | | | | 20 | | °C | Note 2: Actual I<sub>Q-PFM</sub> in the application circuit is higher due to additional current in the output voltage feedback resistor divider. For example, I<sub>Q-PFM</sub> (MODE = unconnected) = 26μA for Figure 6, 22μA for Figure 7, and 78μA for Figure 11. Note 3: Limits are 100% tested at $T_A = +25$ °C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. ## **Typical Operating Characteristics** $(V_{IN}$ = 24V, $V_{GND}$ = 0V, $V_{OUT}$ = 3.3V, $V_{EN/UVLO}$ = 1.5V, RT/SYNC = 191k $\Omega$ , $C_{IN}$ = 1 $\mu$ F, $T_A$ = +25°C, unless otherwise noted.) ## **Typical Operating Characteristics (continued)** $(V_{IN} = 24V, V_{GND} = 0V, V_{OUT} = 3.3V, V_{EN/UVLO} = 1.5V, RT/SYNC = 191k\Omega, C_{IN} = 1\mu F, T_A = +25^{\circ}C, unless otherwise noted.)$ ## **Typical Operating Characteristics (continued)** $(V_{IN}$ = 24V, $V_{GND}$ = 0V, $V_{OUT}$ = 3.3V, $V_{EN/UVLO}$ = 1.5V, RT/SYNC = 191k $\Omega$ , $C_{IN}$ = 1 $\mu$ F, $T_A$ = +25°C, unless otherwise noted.) ## **Typical Operating Characteristics (continued)** $(V_{IN}$ = 24V, $V_{GND}$ = 0V, $V_{OUT}$ = 3.3V, $V_{EN/UVLO}$ = 1.5V, RT/SYNC = 191k $\Omega$ , $C_{IN}$ = 1 $\mu$ F, $T_A$ = +25°C, unless otherwise noted.) ## **Typical Operating Characteristics (continued)** $(V_{IN}$ = 24V, $V_{GND}$ = 0V, $V_{OUT}$ = 3.3V, $V_{EN/UVLO}$ = 1.5V, RT/SYNC = 191k $\Omega$ , $C_{IN}$ = 1 $\mu$ F, $T_A$ = +25°C, unless otherwise noted.) # **Pin Configurations** ## **Pin Description** | PIN | NAME | FUNCTION | |-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | IN | Switching Regulator Input. Connect a X7R 1µF ceramic capacitor from IN to GND for bypassing. | | 2 | EN/UVLO | Active-High, Enable/Undervoltage-Detection Input. Pull EN/UVLO to GND to disable the regulator output. Connect EN/UVLO to IN for always-on operation. Connect a resistor-divider between IN, EN/UVLO, and GND to program the input voltage at which the device is enabled and turns on. | | 3 | RT/SYNC | Oscillator Timing Resistor Input. Connect a resistor from RT/SYNC to GND to program the switching frequency from 100kHz to 2.2MHz. See the <i>Switching Frequency (RT/SYNC)</i> section for details. An external pulse can be applied to RT/SYNC through a coupling capacitor to synchronize the internal clock to the external pulse frequency. See the <i>External Synchronization</i> section for details. | | 4 | SS | Soft-Start Capacitor Input. Connect a capacitor from SS to GND to set the soft-start time. Leave SS unconnected for default 5.1ms internal soft-start. | | 5 | FB | Output Feedback Connection. Connect FB to a resistor-divider between V <sub>OUT</sub> and GND to set the output voltage. See the <i>Adjusting the Output Voltage</i> section for details. | | 6 | VOUT | External Bias Input for Internal Control Circuitry. Decouple to GND with a $0.22\mu F$ capacitor and connect to output capacitor positive terminal with a $22.1\Omega$ resistor for applications with an output voltage from $3.3V$ to 5V. Connect to GND for output voltages < $3.3V$ and > 5V. See the <i>External Bias</i> section for details. | | 7 | RESET | Open-Drain Reset Output. Pull up RESET to an external power supply with an external resistor. RESET pulls low if FB voltage drops below 92% of its set value. RESET goes high-impedance 2ms after FB voltage rises above 95% of its set value. | | 8 | MODE | PFM/PWM Mode-Selection Input. Connect MODE to GND to enable the fixed-frequency PWM operation. Leave MODE unconnected for light-load PFM operation. | | 9 | GND | Ground. Connect GND to the power ground plane. Connect all the circuit ground connections together at a single point. See the <i>PCB Layout Guidelines</i> section. | | 10 | LX | Inductor Connection. Connect LX to the switching-side of the inductor. LX is high-impedance when the device is in shutdown. | | _ | EP | Exposed Pad (TDFN Only). Connect to the GND pin to the IC. | ## **Block Diagram** ## **Detailed Description** The MAX17551 high-efficiency, high-voltage, synchronous step-down DC-DC converter with integrated MOSFETs operates over a 4V to 60V input voltage range. The converter can deliver output current up to 50mA at output voltages of 0.8V to 0.9 x $V_{IN}$ . The output voltage is accurate to within $\pm 1.75\%$ over -40°C to +125°C. The converter consumes only 22µA of supply current in PFM mode, while regulating the output voltage at no load. The device uses an internally-compensated, peakcurrent-mode-control architecture (see the Block Diagram). On the rising-edge of the internal clock, the high-side p-MOSFET turns on. An internal error-amplifier compares the feedback voltage to a fixed internal reference voltage and generates an error voltage. The error voltage is compared to a sum of the current-sense voltage and a slope-compensation voltage by a PWM comparator to set the "on-time." During the on-time of the pMOSFET, the inductor current ramps up. For the remainder of the switching period (off-time), the pMOSFET is kept off and the low-side nMOSFET turns on. During the off-time, the inductor releases the stored energy as the inductor current ramps down, providing current to the output. Under overload conditions, the cycle-by-cycle currentlimit feature limits inductor peak current by turning off the high-side pMOSFET and turning on the low-side nMOS-FET. #### Mode Selection (MODE) The device features a MODE pin for selecting either the forced-PWM or PFM mode of operation. If the MODE pin is left unconnected, the device operates in PFM mode at light loads. If the MODE pin is grounded, the device operates in a constant-frequency forced-PWM mode at all loads. The mode of operation can be changed on-the-fly during normal operation of the device. In PWM mode, the inductor current is allowed to go negative. PWM operation is useful in frequency-sensitive applications and provides fixed switching frequency at all loads. However, the PWM mode of operation gives lower efficiency at light loads when compared to the PFM mode of operation. PFM mode disables negative inductor current and additionally skips pulses at light loads for high efficiency. In PFM mode, the inductor current is forced to a fixed peak of 39mA (typ) (I<sub>PFM</sub>) every clock cycle until the output rises to 102% (typ) of the nominal voltage. Once the output reaches 102% (typ) of the nominal voltage, both high-side and low-side FETs are turned off and the device enters hibernate operation until the load discharges the output to 101% (typ) of the nominal voltage. Most of the internal blocks are turned off in hibernate operation to save quiescent current. After the output falls below 101% (typ) of the nominal voltage, the device comes out of hibernate operation, turns on all internal blocks, and again commences the process of delivering pulses of energy to the output until it reaches 102% (typ) of the nominal output voltage. The device naturally exits PFM mode when the load current increases to a magnitude of approximately: $I_{PFM}$ - $(\Delta I/2)$ where $\Delta I$ is the peak-peak ripple current in the output inductor. The part enters PFM mode again if the load current reduces to approximately ( $\Delta I/2$ ). See the *Inductor Selection* section for details. The advantage of the PFM mode is higher efficiency at light loads because of lower current drawn from the supply. #### **Enable Input (EN/UVLO) and Soft-Start (SS)** When EN/UVLO voltage increases above 1.25V (typ), the device initiates a soft-start sequence. The duration of the soft-start depends on the status of the SS pin voltage at the time of power-up. If the SS pin is not connected, the device uses a fixed 5ms internal soft-start to ramp up the internal error-amplifier reference. If a capacitor is connected from SS to GND, a 5µA current source charges the capacitor and ramps up the SS pin voltage. The SS pin voltage is used as reference for the internal error amplifier. Such a reference ramp-up allows the output voltage to increase monotonically from zero to the final set value independent of the load current. EN/UVLO can be used as an input voltage UVLOadjustment input. An external voltage-divider between IN and EN/UVLO to GND adjusts the input voltage at which the device turns on or turns off. See Setting the Input Undervoltage-Lockout Level section for details. If input UVLO programming is not desired, connect EN/UVLO to IN (see the Electrical Characteristics table for EN/UVLO rising and falling-threshold voltages). Driving EN/UVLO low disables both power MOSFETs, as well as other internal circuitry, and reduces IN quiescent current to below 1.2µA. The SS capacitor is discharged with an internal pulldown resistor when EN/UVLO is low. If the EN/UVLO pin is driven from an external signal source, a series resistance of minimum $1k\Omega$ is recommended to be placed between the signal source output and the EN/ UVLO pin, to reduce voltage ringing on the line. #### **Switching Frequency (RT/SYNC)** Switching frequency of the device can be programmed from 100kHz to 2.2MHz by using a resistor connected from RT/SYNC to GND. The switching frequency (f<sub>SW</sub>) is related to the resistor connected at the RT/SYNC pin (R<sub>T</sub>) by the following equation, where R<sub>T</sub> is in k $\Omega$ and f<sub>SW</sub> is in kHz: $$R_T = \frac{42000}{f_{SW}}$$ The switching frequency in ranges of 130kHz to 160kHz and 230kHz to 280kHz are not allowed for user programming to ensure proper configuration of the internal adaptive-loop compensation scheme. #### **External Synchronization** The RT/SYNC pin can be used to synchronize the device's internal oscillator to an external system clock. The external clock should be coupled to the RT/SYNC pin through a 47pF capacitor, as shown in Figure 1. The external clock logic-high level should be higher than 3V, logic-low level lower than 0.5V and the duty cycle of the external clock should be in the range of 10% to 70%. External clock-synchronization is allowed only in PWM mode of operation (MODE pin connected to GND). The RT resistor should be selected to set the switching frequency 10% lower than the external clock frequency. The external clock should be applied at least 500µs after enabling the device for proper configuration of the internal loop compensation. #### External Bias (V<sub>OUT</sub>) The device provides a $V_{OUT}$ pin to power the internal blocks from a low-voltage supply. When the $V_{OUT}$ pin Figure 1. Synchronization to an External Clock voltage exceeds 3.1V, the device draws switching and quiescent current from this pin to improve the converter's efficiency. In applications with an output voltage setting from 3.3V to 5V, VOUT should be decoupled to GND with a ceramic capacitor, and should be connected to the positive terminal of the output capacitor with a resistor (R4, C1), as shown in the typical application circuits. In the absence of R4 and C1, the absolute maximum rating of V<sub>OUT</sub> (-0.3V) can be exceeded, under short-circuit conditions, due to oscillations between the ceramic output capacitor and the inductance of the short-circuit path. In general, parasitic board or wiring inductance should be minimized and the output voltage waveform under shortcircuit operation should be verified to ensure that the absolute maximum rating of V<sub>OUT</sub> is not exceeded. For applications with an output voltage setting less than 3.3V or greater than 5V, V<sub>OUT</sub> should be connected to GND. #### Reset Output (RESET) The device includes an open-drain RESET output to monitor output voltage. RESET should be pulled up with an external resistor to the desired external power supply. RESET goes high-impedance 2ms after the output rises above 95% of its nominal set value and pulls low when the output voltage falls below 92% of the set nominal output voltage. RESET asserts low during the hiccup timeout period. #### Startup Into a Prebiased Output The device supports monotonic startup into a prebiased output. When the device starts into a prebiased output, both the high-side and low-side switches are turned off so that the converter does not sink current from the output. High-side and low-side switches do not start switching until the PWM comparator commands the first PWM pulse, at which point switching commences. The output voltage is then smoothly ramped up to the target value in alignment with the internal reference. Such a feature is useful in applications where digital integrated circuits with multiple rails are powered. #### **Operating Input Voltage Range** The maximum operating input voltage is determined by the minimum controllable on-time. The minimum operating input voltage is determined by the maximum duty cycle and circuit voltage drops. The minimum and maximum operating input voltages for a given output voltage should be calculated as follows: $$V_{INMIN} = \frac{V_{OUT} + (I_{OUT} \times (R_{DCR} + 5))}{D_{MAX}} + (I_{OUT} \times 4.5)$$ $$V_{INMAX} = \frac{V_{OUT}}{t_{ONMIN} \times f_{SW}}$$ where $V_{OUT}$ is the steady-state output voltage, $I_{OUT}$ is the maximum load current, $R_{DCR}$ is the DC resistance of the inductor, $f_{SW}$ is the switching frequency (max), $D_{MAX}$ is the maximum duty cycle (0.9), and $t_{ONMIN}$ is the worst-case minimum controllable switch on-time (128ns) #### **Overcurrent Protection, HICCUP Mode** The device implements a HICCUP-type overload protection scheme to protect the inductor and internal FETs under output short-circuit conditions. When the inductor peak current exceeds 0.11A (typ) 16 consecutive times, the part enters HICCUP mode. In this mode, the part is initially operated with hysteretic cycle-by-cycle peak-current limit that continues for a time duration equal to twice the soft-start time. The part is then turned off for a fixed 51ms hiccup timeout period. This sequence of hysteretic inductor current waveforms, followed by a hiccup timeout period, continues until the short/overload on the output is removed. Since the inductor current is bound between two limits, inductor-current runway never happens. #### **Thermal-Overload Protection** Thermal-overload protection limits the total power dissipation in the IC. When the junction temperature exceeds +160°C, an on-chip thermal sensor shuts down the device, turns off the internal power MOSFETs, allowing it to cool down. The device turns on after the junction temperature cools by 20°C. #### **Applications Information** #### **Inductor Selection** A low-loss inductor having the lowest possible DC resistance that fits in the allotted dimensions should be selected. Calculate the required inductance from the equation: $$L = \frac{18000 \times V_{OUT}}{f_{SW}}$$ where L is inductance in $\mu H$ , $V_{OUT}$ is output voltage and $f_{SW}$ is the switching frequency in kHz. Calculate the peak-peak ripple current ( $\Delta I$ ) in the output inductor from the equation: $$\Delta I = \frac{1000 \, \times \, V_{OUT} \, \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)}{f_{SW} \, \times \, L}$$ where L is inductance in $\mu H$ , $V_{OUT}$ is output voltage, $V_{IN}$ is input voltage and $f_{SW}$ is the switching frequency in kHz. The saturation current rating of the inductor must exceed the maximum current-limit value (IPEAK-LIMIT). The saturation current rating should be at least 0.123A. Once the L value is known, the next step is to select the right core material. Ferrite and powdered iron are commonly available core materials. Ferrite cores have low core losses and are preferred for high-efficiency designs. Powdered iron cores have more core losses and are relatively cheaper than ferrite cores. #### Input Capacitor Selection Small ceramic input capacitors are recommended for the IC. The input capacitor reduces peak current drawn from the power source and reduces noise and voltage ripple on the input caused by the switching circuitry. A minimum of $1\mu F,~X7R$ -grade capacitor in a package larger than 0805 is recommended for the input capacitor of the IC to keep the input-voltage ripple under 2% of the minimum input voltage, and to meet the maximum ripple-current requirements. #### **Output Capacitor Selection** Small ceramic X7R-grade output capacitors are recommended for the device. The output capacitor has two functions. It stores sufficient energy to support the output voltage under load-transient conditions and stabilizes the device's internal control loop. Usually the output capacitor is sized to support a step load of 50% of the maximum output current in the application, such that the outputvoltage deviation is less than 3%. The minimum required output capacitance (C<sub>OUT</sub>) is calculated as: $$C_{OUT}$$ (in $\mu F$ ) = 25/ $V_{OUT}$ It should be noted that dielectric materials used in ceramic capacitors exhibit capacitance loss due to DC bias levels and should be appropriately derated to ensure the required output capacitance is obtained in the application. #### **Soft-Start Capacitor Selection** The device offers a 5.1ms internal soft-start when the SS pin is left unconnected. When adjustable soft-start time is required, connect a capacitor from SS to GND to program the soft-start time. The minimum soft-start time is related to the output capacitance (COUT) and the output voltage (VOUT) by the following equation: $$t_{SS} > 0.05 \times C_{OUT} \times V_{OUT}$$ where tss is in milliseconds and Cour is in µF. Soft-start time (tss) is related to the capacitor connected at SS (C<sub>SS</sub>) by the following equation: $$C_{SS} = 6.25 \times t_{SS}$$ where t<sub>SS</sub> is in milliseconds and C<sub>SS</sub> is in nanofarads. # MAX17551 EN/UVLO Figure 2. Adjustable EN/UVLO Network #### Setting the Input Undervoltage-Lockout Level The device offers an adjustable input undervoltagelockout level. Set the voltage at which the device turns on with a resistive voltage-divider connected from IN to GND (see Figure 2). Connect the center node of the divider to EN/UVLO. Choose R1 to be $3.3M\Omega$ max and then calculate R2 as follows: $$R2 = \frac{R1 \times 1.25}{(V_{INIJ} - 1.25)}$$ where V<sub>INU</sub> is the voltage at which the device is required to turn on. #### Adjusting the Output Voltage The output voltage can be programmed from 0.8V to 0.9 x V<sub>IN</sub>. Set the output voltage by connecting a resistordivider from output to FB to GND (see Figure 3). Choose R2 in the range of $25k\Omega$ to $100k\Omega$ and calculate R1 with the following equation: $$R1 = R2 \times \left[ \frac{V_{OUT}}{0.8} - 1 \right]$$ Figure 3. Setting the Output Voltage #### **Transient Protection** In applications where fast line transients or oscillations with a slew rate in excess of 15V/µs are expected during power-up or steady-state operation, the MAX17551 should be protected with a series resistor that forms a lowpass filter with the input ceramic capacitor (Figure 4). These transients can occur in conditions such as hotplugging from a low-impedance source or due to inductive load switching and surges on the supply lines. #### **Power Dissipation** Ensure that the junction temperature of the device does not exceed 125°C under the operating conditions specified for the power supply. At a particular operating condition, the power losses that lead to temperature rise of the device are estimated as follows: $$P_{LOSS} = \left(P_{OUT} \times \left(\frac{1}{\eta} - 1\right)\right) - (I_{OUT}^2 \times R_{DCR})$$ $$P_{OUT} = V_{OUT} \times I_{OUT}$$ where $P_{OUT}$ is the output power, $\eta$ is the efficiency of power conversion, and $R_{DCR}$ is the DC resistance of the output inductor. See the <u>Typical Operating Characteristics</u> section for the power-conversion efficiency or measure the efficiency to determine the total power dissipation. The junction temperature $(T_J)$ of the device can be estimated at any ambient temperature $(T_A)$ from the following equation: $$T_{IJ} = T_A + (\theta_{IJA} \times P_{IOSS})$$ where $\theta_{JA}$ is the junction-to-ambient thermal impedance of the package. #### **PCB Layout Guidelines** Careful PCB layout (<u>Figure 5</u>) is critical to achieve clean and stable operation. The switching power stage requires particular attention. Follow these guidelines for good PCB layout: - Place the input ceramic capacitor as close as possible to V<sub>IN</sub> and GND pins - Minimize the area formed by the LX pin and inductor connection to reduce the radiated EMI - Ensure that all feedback connections are short and direct - Route high-speed switching node (LX) away from the signal pins For a sample PCB layout that ensures the first-pass success, refer to the MAX17551 evaluation kit data sheet. Figure 4. Transient Protection Figure 5. Layout Guidelines ## **Typical Application Circuits** Figure 6. High-Efficiency 5V, 50mA Regulator Figure 7. High-Efficiency 3.3V, 50mA Regulator Figure 8. Small-Footprint 5V, 50mA Regulator ## **Typical Application Circuits (continued)** Figure 9. Small-Footprint 3.3V, 50mA Regulator Figure 10. Small-Footprint 1.8V, 50mA Regulator Figure 11. Small-Footprint 12V, 50mA Step-Down Regulator MAX17551 # 60V, 50mA, Ultra-Small, High-Efficiency Synchronous Step-Down DC-DC Converter with 22µA No-Load Supply Current ## **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |--------------|-----------------|-------------| | MAX17551ATB+ | -40°C to +125°C | 10 TDFN-EP* | | MAX17551AUB+ | -40°C to +125°C | 10 μMAX | <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. \*EP = Exposed pad. ## **Chip Information** PROCESS: BICMOS ## **Package Information** For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE<br>TYPE | PACKAGE<br>CODE | OUTLINE<br>NO. | LAND<br>PATTERN NO. | |-----------------|-----------------|----------------|---------------------| | 10 TDFN-EP | T1032N+1 | <u>21-0429</u> | 90-0082 | | 10 μMAX | U10+5 | <u>21-0061</u> | 90-0330 | ## MAX17551 # 60V, 50mA, Ultra-Small, High-Efficiency Synchronous Step-Down DC-DC Converter with 22µA No-Load Supply Current ## **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|--------------------------------------------------------------------------|--------------------| | 0 | 9/14 | Initial release | _ | | 1 | 3/15 | Updated to include additional Typical Application Characteristics graphs | 2, 6, 9, 15, 18-19 | For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com. Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.