# Asahi KASEI MICRODEVICES ## **AK1542A** ## 20 to 600MHz Integer-N Frequency Synthesizer #### 1. Overview Consisting a highly accurate charge pump that supports current adjustment in 9 steps, a reference divider, a programmable divider and a dual-modulus prescaler (P/P+1), the AK1542A provides high performance, low consumption current and small footprint for a wide range of frequency conversions. This synthesizer also has two general-purpose output pins which allow it to be used to control the RF front end. An ideal Phase Locked Loop (PLL) can be achieved by combining the AK1542A with the external loop filter and VCO (Voltage Controlled Oscillator). Access to the registers is controlled via a 3-wire serial interface. The operating supply voltage is from 2.7 to 5.5V; and the supply voltage for the charge pump and that for the serial interface can be driven separately. | | 2. Features | | |--------------------------------------------|--------------------------------------------------------------|------------| | | | | | Operating frequency: | 0 to 600MHz | | | Programmable charge pump current: | | | | | 58 to 2528μA typical | | | | he charge pump current can be changed in 9 steps; and | he current | | | ange can be adjusted by the external resistance. | | | | wo current settings can be specified with the register and | switched | | | ver from one to another using the timer. | | | Supply Voltage: | .7 to 5.5 V (PVDD pin) | | | Separate power supply for the charge pump: | PVDD to 5.5V (CPVDD pin) | | | On-chip power-saving features | | | | On-chip lock detection feature of PLL: | Pirect output to the PFD (Phase frequency detector) | | | | or digital filtering output can be selected. | | | General-purpose output: | has two general-purpose output ports to control peripheral p | oarts. | | Very low consumption current: | .2mA typical | | | Package: | 4pin QFN (0.5mm pitch, 4mm×4mm×0.75mm) | | | Operating temperature: | 40°C to 85°C | | MS1399-E-02 2014/4 - 1 - #### **Table of Contents** | 1. | Overview | 1 | |-----|----------------------------------------------|----| | 2. | Features | 1 | | 3. | Block Diagram | 3 | | 4. | Pin Functional Description | 4 | | 5. | Absolute Maximum Ratings | 6 | | 6. | Recommended Operating Range | 6 | | 7. | Electrical Characteristics | 7 | | 8. | Block Functional Descriptions | 11 | | 9. | Register Map | 18 | | 10. | Register Function Description | 20 | | 11. | IC Interface Schematic | 27 | | 12. | Recommended Schematic for Off-Chip Component | 29 | | 13. | Power-up Sequence | 31 | | 14. | Typical Evaluation Board Schematic | 33 | | 15. | Block Diagram by Power Supply | 34 | | 16. | Outer Dimensions | 35 | | 17. | Marking | 36 | In this specification (draft version), the following notations are used for specific signal and register names: [Name]: Pin name <Name>: Register group name (Address name) {Name}: Register bit name ## 3. Block Diagram Fig. 1 Block Diagram ## 4. Pin Functional Description **Table 1 Pin Functions** | No. | Name | I/O | Pin Functions | Power down | Remarks | |-----|-------|-----|---------------------------------------------------|------------|----------------------------------------------| | 1 | CPVDD | Р | Power supply for charge pump | | | | 2 | TEST3 | DI | Test pin 3, This pin must be connected to ground. | | Internal pull-down,<br>Schmidt trigger input | | 3 | TEST1 | DI | Test pin 1, This pin must be connected to ground. | | Internal pull-down,<br>Schmidt trigger input | | 4 | LE | DI | Load enable | | Schmidt trigger input | | 5 | DATA | DI | Serial data input | | Schmidt trigger input | | 6 | CLK | DI | Serial clock | | Schmidt trigger input | | 7 | LD | DO | Lock detect | "Low" | | | 8 | PDN2 | DI | Power down pin for PLL | | Schmidt trigger input | | 9 | PDN1 | DI | Power down signal for LDO | | Schmidt trigger input | | 10 | REFIN | Al | Reference input | | | | 11 | TEST2 | DI | Test pin 2, This pin must be connected to ground. | | Internal pull-down,<br>Schmidt trigger input | | 12 | GPO1 | DO | General-purpose output pin 1 | "Low" | | | 13 | GPO2 | DO | General-purpose output pin 2 | "Low" | | | 14 | DVSS | G | Digital ground pin | | | | 15 | VREF | АО | Connect to LDO reference voltage capacitor | "Low" | | | 16 | RFINN | Al | Prescaler input | | | | 17 | RFINP | Al | Prescaler input | | | | 18 | PVDD | Р | Power supply for peripherals | | | | 19 | BIAS | AIO | Resistance pin for setting charge pump current | | | | 20 | PVSS | G | Ground pin for peripherals | | | | 21 | СР | АО | Charge pump output | "Hi-Z" | | | 22 | CPZ | AIO | Connect to the loop filter capacitor | | Notes 1) & 2) | | 23 | SWIN | Al | Connect to resistance pin for fast Lock Up | | Notes 1) & 2) | | 24 | CPVSS | G | Ground pin for charge pump power supply | | | Note 1) For detailed functional descriptions, see the section "Charge Pump and Loop Filter" in "8. Block Functional Descriptions". Note 2) The input voltage from the [CPZ] pin is used in the internal circuit. The [CPZ] pin must not be open even when the fast Lock Up feature is unused. For the output destination from the [CPZ] pin, see "P.12 Fig.5 Loop Filter Schematic". The [SWIN] pin could be open when the fast Lock Up feature is not used. - Note 3) Power down refers to the state where [PDN1]=[PDN2]="Low" after power-on. - Note 4) TEST1 to 3 must be connected to ground. | Al: Analog input pin AO: Analog output pin | | AIO: Analog I/O pin | DI: Digital input pin | | | |--------------------------------------------|---------------------|---------------------|-----------------------|--|--| | DO: Digital output pin | P: Power supply pin | G: Ground pin | | | | Fig. 2 Package Pin Layout #### 5. Absolute Maximum Ratings **Table 2 Absolute Maximum Ratings** | Parameter | Symbol | Min. | Max. | Unit | Remarks | |-----------------------|--------|----------|----------|------|----------------------------------------------| | Cupply Voltage | VDD1 | -0.3 | 6.5 | V | Note 1), Applied to [PVDD] pin | | Supply Voltage | VDD2 | -0.3 | 6.5 | V | Note 1), Applied to [CPVDD] pin | | | VSS1 | 0 | 0 | V | Voltage ground level, applied to [PVSS] pin | | Ground Level | VSS2 | 0 | 0 | V | Voltage ground level, applied to [CPVSS] pin | | | VSS3 | 0 | 0 | V | Voltage ground level, applied to [DVSS] pin | | Analog Innest Valtage | VAIN1 | VSS1-0.3 | VDD1+0.3 | V | Notes 1) & 2) | | Analog Input Voltage | VAIN2 | VSS2-0.3 | VDD2+0.3 | V | Notes 1) & 3) | | Digital Input Voltage | VDIN | VSS3-0.3 | VDD1+0.3 | V | Notes 1) & 4) | | Input Current | IIN | -10 | 10 | mA | | | Storage Temperature | Tstg | -55 | 125 | °C | | Note 1) 0V reference for all voltages. Note 4) Applied to [CLK], [DATA], [LE], [PDN1], [PDN2], [TEST1], [TEST2] and [TEST3] pins. Exceeding these maximum ratings may result in damage to the AK1542A. Normal operation is not guaranteed at these extremes. #### 6. Recommended Operating Range **Table 3 Recommended Operating Range** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Remarks | |-----------------------|--------|------|------|------|------|------------------------| | Operating Temperature | Та | -40 | | 85 | °C | | | Cupply Voltage | VDD1 | 2.7 | 3.3 | 5.5 | V | Applied to [PVDD] pin | | Supply Voltage | VDD2 | VDD1 | 5.0 | 5.5 | V | Applied to [CPVDD] pin | Note 1) VDD1 and VDD2 can be driven individually within the recommended operating range. The specifications are applicable within the recommended operating range (supply voltage /operating temperature). Note 2) Applied to [REFIN], [RFINN] and [RFINP] pins. Note 3) Applied to [CPZ] and [SWIN] pins. #### 7. Electrical Characteristics #### 1. Digital DC Characteristics **Table 4 Digital DC Characteristics** | Parameter | Symbol | Conditions | Min. | Тур. | Max. | Unit | Remarks | |----------------------------|--------|---------------------|----------|------|----------|------|---------| | High level input voltage | Vih | | 0.8×VDD1 | | | V | Note 1) | | Low level input voltage | Vil | | | | 0.2×VDD1 | V | Note 1) | | High level input current 1 | lih1 | Vih = VDD1=5.5V | -1 | | 1 | μA | Note 2) | | High level input current 2 | lih2 | Vih = VDD1=5.5V | 27 | 55 | 110 | μΑ | Note 3) | | Low level input current | lil | Vil = 0V, VDD1=5.5V | -1 | | 1 | μΑ | Note 1) | | High level output voltage | Voh | Ioh = -500μA | VDD1-0.4 | | | V | Note 4) | | Low level output voltage | Vol | IoI = 500μA | | | 0.4 | V | Note 4) | Note 1) Applied to [CLK], [DATA], [LE], [PDN1], [PDN2], [TEST1], [TEST2] and [TEST3] pins. Note 2) Applied to [CLK], [DATA], [LE] , [PDN1] and [PDN2] pins. Note 3) Applied to [TEST1], [TEST2] and [TEST3] pins. Note 4) Applied to [LD], [GPO1] and [GPO2] pins. ## 2. Serial Interface Timing <Write-In Timing> Fig. 3 Serial Interface Timing **Table 5 Serial Interface Timing** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Remarks | |-------------------------|--------|------|------|------|------|---------| | Clock L level hold time | Tcl | 40 | | | ns | | | Clock H level hold time | Tch | 40 | | | ns | | | Clock setup time | Tcsu | 20 | | | ns | | | Data setup time | Tsu | 20 | | | ns | | | Data hold time | Thd | 20 | | | ns | | | LE Setup Time | Tlesu | 20 | | | ns | | | LE Pulse Width | Tle | 40 | | | ns | | Note 1) While [LE] pin is setting at "Low", 24 iteration clocks have to be set with [CLK] pin. If 25 or larger clocks are set, the last 24 clocks synchronized data are valid. #### 3. Analog Circuit Characteristics The resistance of 27kΩ is connected to the [BIAS] pin, VDD1=2.7 to 5.5V, VDD2=VDD1 to 5.5V, -40°C≤Ta≤85°C | Parameter | Min. | Тур. | Max. | Unit | Remarks | | | | | | | |---------------------------------------------------|---------|----------|---------|--------|-----------------------------------------------------|--|--|--|--|--|--| | RF Characteristics | | | | | | | | | | | | | | -15 | | +5 | | Input frequency ≥ 100MHz | | | | | | | | Input Sensitivity | -5 | | +5 | dBm | 20MH ≤ Input frequency < 100MHz | | | | | | | | Input Frequency | 20 | | 600 | MHz | | | | | | | | | | REFIN ( | Characte | ristics | | | | | | | | | | Input Sensitivity | 0.4 | | 2 | Vpp | | | | | | | | | Input Frequency | 5 | | 40 | MHz | | | | | | | | | Maximum Allowable Prescaler Output Frequency | | | 75 | MHz | | | | | | | | | | Pha | se Detec | tor | | | | | | | | | | Phase Detector Frequency | | | 3 | MHz | | | | | | | | | | Cha | arge Pun | ıp | | | | | | | | | | Charge Pump Maximum Value | | 2528 | | μA | | | | | | | | | Charge Pump Minimum Value | | 158 | | μA | | | | | | | | | Icp TRI-STATE Leak Current | | 1 | | nA | 0.7 ≤ Vcpo ≤ VDD2-0.7<br>Vcpo : Voltage at [CP] pin | | | | | | | | Mismatch between Source and Sink Currents Note 1) | | | 10 | % | Vcpo = VDD2/2, Ta=25°C | | | | | | | | Icp vs. Vcpo Note 2) | | | 15 | % | 0.5 ≤ Vcpo ≤ VDD2-0.5, Ta=25°C | | | | | | | | | I | Others | | l | | | | | | | | | VREF Rise Time | | | 50 | μs | | | | | | | | | | Consur | nption C | urrent | | | | | | | | | | IDD1 | | | 10 | μA | [PDN1]="Low", [PDN2]="Low" | | | | | | | | IDDa | | 4.0 | 0.7 | A | [PDN1]="High",[PDN2]="High" | | | | | | | | IDD2 | | 1.8 | 2.7 | mA | IDD for [PVDD] | | | | | | | | IDD3 Note 3) | | 0.4 | 0.9 | mA | [PDN1]="High",[PDN2]="High" | | | | | | | | TOTAL STATE OF | | 0.4 | 0.5 | 1117 ( | IDD for [CPVDD] | | | | | | | | IDD4 | | 0.5 | 1 | mA | [PDN1]="High",[PDN2]="Low" | | | | | | | | | | | | | IDD for [PVDD] | | | | | | | Note 1) Mismatch between Source and Sink Currents: [(|Isink|-|Isource|)/{(|Isink|+|Isource|)/2}] x 100 [%] Note 2) See "Fig. 4 Charge Pump Characteristics - Voltage vs. Current": lcp vs. Vcpo: $[\{1/2 \times (|I1|-|I2|)\}/\{1/2 \times (|I1|+|I2|)\}] \times 100 \ [\%]$ - Note 3) IDD3 doesn't include the current depending on Phase Detector Frequency. IDD3 is the current the Charge Pump circuit consumes constantly. - Note 4) In the case of [PDN1]="High" and [PDN2]="High", the total current consumption = IDD2 + IDD3. - Note 5) The shipment test is done with the exposed pad at the center of backside connected to VSS. #### Resistance Connected to the BIAS Pin for Setting Charge Pump Output Current | Parameter | Min. | Тур. | Max. | Unit | Remarks | |-----------------|------|------|------|------|---------| | BIAS resistance | 22 | 27 | 33 | kΩ | | Fig. 4 Charge Pump Characteristics - Voltage (Vcpo) vs. Current (Icp) #### 8. Block Functional Descriptions #### 1. Frequency Setup The following formula is used to calculate the frequency setting for AK1542A. Frequency setting (external VCO output frequency) = $F_{PFD} \times N$ N : Dividing number $N = [(P \times B) + A]$ $F_{PFD}$ : Phase detector frequency $F_{PFD}$ = [REFIN] pin input frequency / R counter dividing number P : Prescaler Value (See<Address2>:{Pre[1:0]}) B : B (Programmable) counter value (See <Address1>:{B[12:0]}) A : A (Swallow) counter value (See <Address1>:{A[5:0]}) #### Calculation examples When the [REFIN] pin input frequency is 10MHz, the phase detector frequency $F_{PFD}$ =5kHz and the frequency setting = 460.1MHz; [The AK1542A Settings] $R=10000000/5000 = 2000 (<Address3> : {R[13:0]}=2000dec)$ P=32 (<Address2>:{Pre[1:0]} =10bin) B=2875 (<Address1>:{B[12:0]} =2875dec) A=20 (<Address1>:{A[5:0]} =20dec) Frequency setting = $5000 \times [(32 \times 2875) + 20] = 460.1 \text{MHz}$ #### Lower limit for setting consecutive dividing numbers In the AK1542A, it is impossible to set consecutive dividing numbers below the lower limit. The lower limit is calculated by the following formula; $$N_{min}=P^2-P$$ For example, in the case of P=16, it can be set 240 and over as consecutive dividing numbers. #### 2. Charge Pump and Loop Filter In AK1542A, the fast Lock Up could be achieved by changing a charge pump current and enabling the loop filter. This is called Fast Lock Up mode. For details, see "3. Fast Lock Up Mode" on page 13. The loop filter is external and connected to [CP], [SWIN] and [CPZ] pins. The [CPZ] pin should be connected to the R2 and C2, which are intermediate nodes, even if the Fast Lock Up is not used. Therefore, R2 must be connected to the [CP] pin, while C2 must be connected to the ground. Fig. 5 Loop Filter Schematic #### 3. Fast Lock Up Mode Setting D[16]={FASTEN} in <Address4> to 1 enables the Fast Lock Up mode for AK1542A. Changing a frequency setting (The frequency is changed at the rising edge of [LE] when <Address1> and <Address2> are accessed.) or [PDN2] pin is set from "Low" to "High" with {FASTEN}=1 enables the Fast Lock Up mode. The loop filter switch turns ON during the timer period specified by the counter value in D[12:0] = {FAST[12:0]} in <Address4>, and the charge pump for the Fast Lock Up mode (Charge Pump 2) set by D[9:6] = {CP2[3:0]} in <Address2> is enabled. After the timer period elapsed, the loop filter switch turns OFF, the charge pump for normal operation (Charge Pump 1) set by $D[3:0] = \{CP1[3:0]\}$ in <Address2> is enabled and thus normal operation returns. The register D[12:0] = {FAST[12:0]} in <Address4> is used to set the timer period for this mode. The following formula is used to calculate the time period: Phase detector frequency cycle x counter value set in {FAST[12:0]} The charge pump current could be adjusted with 9 steps for both normal operation (Charge Pump 1) and the Fast Lock Up operation (Charge Pump 2). The absolute value of the charge pump current is determined by the Resistor value connected to the [BIAS] pin. The following formula shows the relationship between the resistance value, the register setting and the electric current value. Charge pump minimum current (Icp\_min) [A] = 8.55 / Resistance connected to the [BIAS] pin (Ω) Charge pump current [A] = $lcp_min[A] \times (CP1 \text{ or } CP2 \text{ setting } + 1)$ The allowed range value for the resistance connected to the [BIAS] pin is from 22 to 33 [k $\Omega$ ]. For details of current settings, see "Register Functional Description". Fig. 6 Timing Chart for Fast Lock Up Mode #### 4. Lock Detect (LD) Signal In AK1542A, the lock detect output can be selected by D[13] = {LD} in <Address4>. When D[13] is set to "1", the phase detector outputs provide a phase detection as an analog level (comparison result). This is called "analog lock detect". When D[13] is set to "0", the lock detect signal is output according to the internal logic. This is called "digital lock detect". #### 4.1 Analog Lock Detect In analog lock detect, the phase detector output comes from the LD pin. Fig. 7 Analog Lock Detect Operation [AK1542A] #### 4.2 Digital Lock Detect In the digital lock detect, the [LD] pin outputs is "Low" every time when the frequency is set. And the [LD] pin outputs "High" (which means the locked state) when a phase error smaller than T is detected for N times consecutively. If the phase error larger than T is detected for N times consecutively when the [LD] pin outputs "High", the [LD] pin outputs "Low" (which means the unlocked state). The threshold counts for lock detection N could be set by D[18:17]={LDCNTSEL[1:0]} in <Address4>. {LDCNTSEL[1:0]} settings and corresponding counts (N) are as follows: 00: N = 7 01: N = 15 10: N = 31 11: N = 63 The lock detect signal is shown below: Fig. 8 Digital Lock Detect Operations Fig. 9 Transition Flow Chart: Unlock State to Lock State Fig. 10 Transition Flow Chart: Lock State to Unlock State #### 5. Reference Input The reference input could be set to a dividing number in the range of 4 to 16383 using {R[13:0]}, which is a 14-bit address of D[13:0] in <Address3>. A dividing number from 0 to 3 could not be set. #### 6. Prescaler and Swallow Counter The dual modular prescaler (P/P+1) and the swallow counter are used to provide a large dividing ratio. The prescaler is set by {PRE[1:0]}, which is a 2-bit address of D[15:14] in <Address3>. {PRE[1:0]}="00": P=8, dividing ratio = 8/9 {PRE[1:0]}="01": P=16, dividing ratio = 16/17 {PRE[1:0]}="10": P=32, dividing ratio = 32/33 {PRE[1:0]}="11": Prohibited #### 7. Power Save Mode AK1542A can be operated in the power-down or power-save mode as necessary by using the external control pins [PDN1] and [PDN2]. #### **Power On** See "13. Power-up Sequence". It is necessary to bring [PDN1] to "High" first, then [PDN2]. Bringing [PDN1] and [PDN2] to "High" simultaneously is prohibited. #### **Normal Operation** | Pin name PDN1 PDN2 | | State | | | | |--------------------|--------|-------------------------------------|--|--|--| | | | State | | | | | "Low" | "Low" | Power down | | | | | "Low" | "High" | Prohibited | | | | | "High" | "Low" | Power save Mode Note 1) and Note 2) | | | | | "High" | "High" | Normal Operation | | | | Note 1) Register setup can be made 50µs after [PDN1] is set to "High". The charge pump is in the Hi-Z state. Note 2) Register settings are maintained when [PDN2] is set to "Low" during normal operation. ## 9. Register Map | Name | Data | | Address | | | | |----------|-----------|---|---------|---|---|--| | A/B | D19 to D0 | 0 | 0 | 0 | 1 | | | СР | | 0 | 0 | 1 | 0 | | | Ref/Pres | | 0 | 0 | 1 | 1 | | | Function | | 0 | 1 | 0 | 0 | | | GPO | | 0 | 1 | 0 | 1 | | | | D19 | D18 | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Address | |----------|-----|-----------------|-----------------|------------|------------|------------|-----------|--------------|--------------|--------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|---------| | A/B | 0 | B<br>[12] | B<br>[11] | B<br>[10] | B<br>[9] | B<br>[8] | B<br>[7] | B<br>[6] | B<br>[5] | B<br>[4] | B<br>[3] | B<br>[2] | B<br>[1] | B<br>[0] | A<br>[5] | A<br>[4] | A<br>[3] | A<br>[2] | A<br>[1] | A<br>[0] | 0x01 | | СР | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CP2<br>[3] | CP2<br>[2] | CP2<br>[1] | CP2<br>[0] | 0 | 0 | CP1<br>[3] | CP1<br>[2] | CP1<br>[1] | CP1<br>[0] | 0x02 | | Ref/Pres | 0 | 0 | 0 | 0 | PRE<br>[1] | PRE<br>[0] | R<br>[13] | R<br>[12] | R<br>[11] | R<br>[10] | R<br>[9] | R<br>[8] | R<br>[7] | R<br>[6] | R<br>[5] | R<br>[4] | R<br>[3] | R<br>[2] | R<br>[1] | R<br>[0] | 0x03 | | Function | 0 | LDCNT<br>SEL[1] | LDCNT<br>SEL[0] | FAST<br>EN | CP<br>HiZ | CP<br>POLA | LD | FAST<br>[12] | FAST<br>[11] | FAST<br>[10] | FAST<br>[9] | FAST<br>[8] | FAST<br>[7] | FAST<br>[6] | FAST<br>[5] | FAST<br>[4] | FAST<br>[3] | FAST<br>[2] | FAST<br>[1] | FAST<br>[0] | 0x04 | | GPO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | GPO<br>2 | GPO<br>1 | 0x05 | #### Notes for writing into registers - (1) The data at addresses 0x02 and 0x03 are committed to all related circuits when address 0x01 is written, which means that the data of these 3 addresses (0x01, 0x02 and 0x03) are committed to all related circuits at the same time. - (2) Addresses 0x04 and 0x05 could be written individually from other addresses. - (3) The initial register values are not defined. Therefore, even after [PDN1] is turned ON, each bit value remains undefined. In order to set all register values, it is required to write the data in all addresses of the register. #### Examples of writing into registers #### (Ex. 1) Power-On ⇒Writing these three-word data is required. - (1) Write a charge pump current value to address 0x02. - The data at address 0x02 is not committed to all related circuits at this time. Instead, it is stored in the on-chip buffer. - (2) Write a division number for the prescaler and a reference counter value to address 0x03. - The data at the address 0x03 is not committed to all related circuits at this time. Instead, it is stored in the on-chip buffer. - (3) Write values for A counter and B counter at the address 0x01. - The data of these 3 addresses (0x01, 0x02 and 0x03) are committed to all related circuits at this time. #### (Ex. 2) Changing frequency settings (1) Write values for A counter and B counter at the address 0x01. The data of these 3 addresses (0x01, 0x02 and 0x03) are committed to all related circuits at a time. The last data written into addresses 0x02 and 0x03 are committed. #### (Ex. 3) Changing charge pump current ⇒Writing these two-word data is required. (1) Write a charge pump current value at the address 0x02. The data in address 0x02 is not committed to all related circuits at this time. Instead, it is stored in the on-chip buffer. (2) Write values for A counter and B counter at the address 0x01. The data of these 3 addresses (0x01, 0x02 and 0x03) are committed to all related circuits at a time. The last data written into address 0x03 is committed. #### (Ex. 4) Changing reference dividing number ⇒Writing these two-word data is required. (1) Write a division number for the prescaler and a reference counter value at the address 0x03. The data at the address 0x03 is not committed to all related circuits at this time. Instead, it is stored in the on-chip buffer. (2) Write values for A counter and B counter at the address 0x01. The data of these 3 addresses (0x01, 0x02 and 0x03) are committed to all related circuits at a time. The last data written into address 0x03 is committed. ## 10. Register Function Description ## < Address1 : A/B > | D19 | D[18:6] | D[5:0] | Address | |-----|---------|--------|---------| | 0 | B[12:0] | A[5:0] | 0001 | #### B[12:0]: B (Programmable) counters value | D18 | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | Function | Remarks | |-----|------|-----|-----|-----|-----|-----|-----|-----|----|----|----|----|----------|------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Prohibited | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 Dec | Prohibited | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 2 Dec | Prohibited | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3 Dec | | | | DATA | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 8189 Dec | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8190 Dec | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 8191 Dec | | #### A[5:0]: A (Swallow) counter value | D5 | D4 | D3 | D2 | D1 | D0 | Function | Remarks | |----|----|----|-----|----|----|----------|---------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | 0 | 1 | 1 Dec | | | 0 | 0 | 0 | 0 | 1 | 0 | 2 Dec | | | 0 | 0 | 0 | 0 | 1 | 1 | 3 Dec | | | | | DA | ·ΤΑ | | | | | | 1 | 1 | 1 | 1 | 0 | 1 | 61 Dec | | | 1 | 1 | 1 | 1 | 1 | 0 | 62 Dec | | | 1 | 1 | 1 | 1 | 1 | 1 | 63 Dec | | #### \* Requirements for A[5:0] and B[12:0] The data at A[5:0] and B[12:0] must meet the following requirements: $B[12:0] \ge 3$ , $B[12:0] \ge A[5:0]$ See "1. Frequency Setup" on Page 11 for details of the relationship between a frequency division number and the data at A[5:0] and B[12:0]. #### < Address2 : CP > | D19 | D18 | D17 | D16 | D15 | D14 | D13 | D12 | D[11:10] | D[9:6] | D[5:4] | D[3:0] | Address | |-----|-----|-----|-----|-----|-----|-----|-----|----------|----------|--------|----------|---------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CP2[3:0] | 0 | CP1[3:0] | 0010 | CP1[3:0]: Charge pump current for normal operation CP2[3:0]: Charge pump current for Fast Lock Up mode In AK1542A, two types of charge pump current CP1 and CP2 could be set. CP1 is the charge pump current setting for normal operation. CP2 is the charge pump current setting for Fast Lock Up mode. The following formula shows the relationship between the resistance value, the register setting and the electric current value. #### Setting 0~7; Charge pump minimum current (Icp\_min) [A] = 8.55 / Resistance connected to the [BIAS] pin ( $\Omega$ ) Charge pump current [A] = Icp\_min [A] x (CP1 or CP2 + 1) #### Setting 8; Charge pump current [A] = $lcp_min [A] \times 0.5$ | CP1[3:0] | Charge | e pump curre | nts [µA] | |----------|--------|--------------|----------| | CP2[3:0] | 22kΩ | 27kΩ | 33kΩ | | 000 | 388 | 316 | 259 | | 001 | 776 | 632 | 518 | | 010 | 1164 | 948 | 777 | | 011 | 1552 | 1264 | 1036 | | 100 | 1940 | 1580 | 1295 | | 101 | 2328 | 1896 | 1554 | | 110 | 2716 | 2212 | 1813 | | 111 | 3104 | 2528 | 2072 | | 1XXX | 194 | 158 | 129 | #### < Address3 : Ref/Pres > | D19 | D18 | D17 | D16 | D[15:14] | D[13:0] | Address | |-----|-----|-----|-----|----------|---------|---------| | 0 | 0 | 0 | 0 | PRE[1:0] | R[13:0] | 0011 | #### PRE[1:0]: Prescaler division ratio (8/9, 16/17, 32/33) The following settings can be chosen for the prescaler division. | D15 | D14 | Function | Remarks | |-----|-----|--------------|---------| | 0 | 0 | 8/9 (P=8) | | | 0 | 1 | 16/17 (P=16) | | | 1 | 0 | 32/33 (P=32) | | | 1 | 1 | Prohibited | | #### R[13:0]: Reference clock division number The following settings can be chosen for the reference clock division. The allowed range is 4 (1/4 division) to 16383 (1/16383 division). 0 to 3 cannot be set. | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Function | Remarks | |-----|------|-----|-----|----|----|----|----|----|----|----|----|----|----|---------------------|------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Prohibited | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1/1 division | Prohibited | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1/2 division | Prohibited | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1/3 division | Prohibited | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1/4 division | | | | DATA | | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1/16381<br>division | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1/16382<br>division | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1/16383<br>division | | #### < Address4 : Function > | D19 | D18 | D17 | D16 | D15 | D14 | D13 | D[12:0] | Address | |-----|-----------------|-----------------|------------|-----------|------------|-----|------------|---------| | 0 | LDCNT<br>SEL[1] | LDCNT<br>SEL[0] | FAST<br>EN | CP<br>HiZ | CP<br>POLA | LD | FAST[12:0] | 0100 | #### LDCNTSEL[1:0] : Counter value for lock detect The counter value for digital lock detect can be set. | D18 | D17 | Function | Remarks | |-----|-----|--------------------|---------| | 0 | 0 | Counter value = 7 | | | 0 | 1 | Counter value = 15 | | | 1 | 0 | Counter value = 31 | | | 1 | 1 | Counter value = 63 | | #### FASTEN: The Fast Lock Up mode enable/disable setting The Fast Lock Up mode can be enabled or disabled. | D16 | Function | Remarks | |-----|---------------------------------------------------|---------| | 0 | The data in CP2[3:0] and FAST[12:0] are disabled. | | | 1 | The data in CP2[3:0] and FAST[12:0] are enabled. | | #### CPHIZ: TRI-STATE output setting for charge pumps 1 and 2 | D15 | Function | Remarks | | | | | |-----|---------------------------|----------------------------------------|--|--|--|--| | 0 | Charge pump is activated. | Use this setting for normal operation. | | | | | | 1 | TRI-STATE | Note 1) | | | | | Note 1) The charge pump output is turned OFF and put in the Hi-Z state. CPPOLA: Selects positive or negative output polarity for CP1 and CP2. | D14 | Function | Remarks | |-----|----------|---------| | 0 | Positive | | | 1 | Negative | | Fig. 11 Charge Pump Output Polarity LD: Selects analog or digital for Lock Detect. | D13 | Function | Remarks | |-----|--------------------------|---------| | 0 | Digital lock detect mode | | | 1 | Analog lock detect mode | | For detailed functional descriptions, see the section "Lock Detect (LD) Signal" in "8. Block Functional Description". #### FAST[12:0] : FAST counter value A decimal number from 1 to 8191 can be set. This value determines the time period during which the CP2 is ON for the Fast Lock Up mode. After the time period calculated by [phase detector frequency cycle $\times$ {FAST[12:0]} setting], the CP2 is turned OFF. 0 could not be set. | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Function | Remarks | |-----|------|-----|----|----|----|----|----|----|----|----|----|----|----------|------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Prohibited | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 Dec | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 2 Dec | | | | DATA | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 8189 Dec | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8190 Dec | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 8191 Dec | _ | #### < Address5 : GPO > | D19 | D18 | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Address | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|------|------|---------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | GPO2 | GPO1 | 0101 | #### GPO2: The state of the GPO2 pin This value controls the General-Purpose output pin GPO2. The voltage applied to the PVDD pin determines the "High" level output. | D1 | Function | Remarks | |----|---------------------------------|---------| | 0 | "Low" output from the GPO2 pin | | | 1 | "High" output from the GPO2 pin | | #### GPO1: The state of the GPO1 pin This value controls the General-Purpose output pin GPO1. The voltage applied to the PVDD pin determines the "High" level output. | D0 | Function | Remarks | |----|---------------------------------|---------| | 0 | "Low" output from the GPO1 pin | | | 1 | "High" output from the GPO1 pin | | ## 11. IC Interface Schematic | No. | Name | I/O | R0(Ω) | Cur(µA) | Function | |-----|-------|-----|-------|---------|------------------------------| | 4 | LE | I | 300 | | Digital input pins | | 5 | DATA | I | 300 | | • | | 6 | CLK | I | 300 | | R0 W | | 8 | PDN2 | I | 300 | | | | 9 | PDN1 | I | 300 | | $\Box$ | | | | | | | r <del>m</del> | | 2 | TEST3 | I | 300 | | Digital input pins Pull-Down | | 3 | TEST1 | I | 300 | | <u> </u> | | 11 | TEST2 | I | 300 | | RO NO | | | | | | | 100k | | 7 | LD | 0 | | | Digital output pin | | 12 | GPO1 | 0 | | | • | | 13 | GPO2 | 0 | | | | | | | | | | | | 10 | REFIN | I | 300 | | Analog input pin | | | | | | | RO W | | 15 | VREF | Ю | 300 | | Analog I/O pin | | 19 | BIAS | Ю | 300 | | | | 22 | CPZ | Ю | 300 | | RO RO | | | | | , | , | | | No. | Name | 1/0 | R0(Ω) | Cur(µA) | Function | |-----|-------|-----|-------|---------|-----------------------------------| | 23 | SWIN | I | | | Analog input pin | | | | | | | | | 21 | СР | 0 | | | Analog output pin | | | | | | | | | 16 | RFINN | - 1 | 12k | 20 | Analog input pin(RF signal input) | | 17 | RFINP | I | 12k | 20 | RO | ## 12. Recommended Schematic for Off-Chip Component ## 1. PVDD, CPVDD ## 2. VREF ## 3. TEST [1,2,3] **AKM** [AK1542A] ## 4. REFIN ## 5. RFINP, RFINN ## 6. BIAS ## 13. Power-up Sequence #### 1. Power-up Sequence (Recommended) Fig. 12 Recommended Power Sequence Note 1) The initial register values are not defined. Therefore, even after [PDN1] is set to "High", each bit value remains undefined. In order to set all register values, it is required to write the data in all addresses of the register. #### 2. Power-up Sequence <sup>\*1</sup> CP output is not defined before writing the data in all addresses of the register. After writing them, CP output can be controlled by register. Fig. 13 Power Sequence ## 14. Typical Evaluation Board Schematic Fig. 14 Typical Evaluation Board Schematic - Note 1) The [CPZ] pin should be connected to the R2 and C2, which are intermediate nodes, even if the Fast Lock Up is not used. Therefore, R2 must be connected to the [CP] pin, while C2 must be connected to the ground. - Note 2) In Fast Lock Up mode, R2 and R2' are connected in parallel by internal switching. For calculation of loop band width and phase margin at Fast Lock Up mode, the resistance should be considered as parallel of R2 and R2'. - Note 3) It is recommended that the exposed pad at the center of the backside should be connected to the ground. - Note 4) Test pins (TEST1 to 3) should be connected to the ground. ## 15. Block Diagram by Power Supply Fig. 15 Power Supply Block Diagram #### 16. Outer Dimensions Fig. 16 Package Outer Dimensions Note) It is recommended to connect the exposed pad at the center of the backside to the ground, although it will not make any impact on the electrical characteristics if it is open. #### 17. Marking (a) Style : QFN (b) Number of pins : 24 (c) 1 pin marking: : ○ (d) Product number : 1542A (e) Date code : YWWL (4 digits) Y : Lower 1 digit of calendar year (Year 2012 $\rightarrow$ 2, 2013 $\rightarrow$ 3 ...) WW : Week L : Lot identification, given to each product lot which is made in a week $\rightarrow$ LOT ID is given in alphabetical order (A, B, C...). 1542A (d) YWWL (e) Fig. 17 Marking #### **IMPORTANT NOTICE** - 0. Asahi Kasei Microdevices Corporation ("AKM") reserves the right to make changes to the information contained in this document without notice. When you consider any use or application of AKM product stipulated in this document ("Product"), please make inquiries the sales office of AKM or authorized distributors as to current status of the Products. - 1. All information included in this document are provided only to illustrate the operation and application examples of AKM Products. AKM neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of AKM or any third party with respect to the information in this document. You are fully responsible for use of such information contained in this document in your product design or applications. AKM ASSUMES NO LIABILITY FOR ANY LOSSES INCURRED BY YOU OR THIRD PARTIES ARISING FROM THE USE OF SUCH INFORMATION IN YOUR PRODUCT DESIGN OR APPLICATIONS. - 2. The Product is neither intended nor warranted for use in equipment or systems that require extraordinarily high levels of quality and/or reliability and/or a malfunction or failure of which may cause loss of human life, bodily injury, serious property damage or serious public impact, including but not limited to, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. Do not use Product for the above use unless specifically agreed by AKM in writing. - 3. Though AKM works continually to improve the Product's quality and reliability, you are responsible for complying with safety standards and for providing adequate designs and safeguards for your hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of the Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. - 4. Do not use or otherwise make available the Product or related technology or any information contained in this document for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). When exporting the Products or related technology or any information contained in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. The Products and related technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. - 5. Please contact AKM sales representative for details as to environmental matters such as the RoHS compatibility of the Product. Please use the Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. AKM assumes no liability for damages or losses occurring as a result of noncompliance with applicable laws and regulations. - 6. Resale of the Product with provisions different from the statement and/or technical features set forth in this document shall immediately void any warranty granted by AKM for the Product and shall not create or extend in any manner whatsoever, any liability of AKM. - This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of AKM. ## Asahi **KASEI** #### Related Parts | Part# | Discription | Comments | |--------------------|---------------------------------------------------------------|---------------------------------------| | Mixer | | | | AK1220 | 100MHz~900MHz High Linearity Down Conversion Mixer | IIP3:+22dBm | | AK1222 | 100MHz~900MHz Low Power Down Conversion Mixer | IDD:2.9mA | | AK1224 | 100MHz~900MHz Low Noise, High Liniarity Down Conversion Mixer | NF:8.5dB, IIP3:+18dBm | | AK1228 | 10MHz~2GHz Up/Down Conversion Mixer | 3V Supply, NF:8.5dB | | AK1221 | 0.7GHz~3.5GHz High Linearity Down Conversion Mixer | IIP3:+25dBm | | AK1223 | 3GHz~8.5GHz High Linearity Down Conversion Mixer | IIP3:+13dB, NF:15dB | | PLL Synthe | esizer | | | AK1541 | 20MHz~600MHz Low Power Fractional-N Synthesizer | IDD:4.6mA | | AK1542A | 20MHz~600MHz Low Power Integer-N Synthesizer | IDD:2.2mA | | AK1543 | 400MHz~1.3GHz Low Power Fractional-N Synthesizer | IDD:5.1mA | | AK1544 | 400MHz~1.3GHz Low Power Integer-N Synthesizer | IDD:2.8mA | | AK1590 | 60MHz~1GHz Fractional-N Synthesizer | IDD:2.5mA | | AK1545 | 0.5GHz~3.5GHz Integer-N Synthesizer | 16-TSSOP | | AK1546 | 0.5GHz~3GHz Low Phase Noise Integer-N Synthesizer | Normalized C/N:-226dBc/Hz | | AK1547 | 0.5GHz~4GHz Integer-N Synthesizer | 5V Supply | | AK1548 | 1GHz~8GHz Low Phase Noise Integer-N Synthesizer | Normalized C/N:-226dBc/Hz | | IFVGA | | | | AK1291 | 100~300MHz Analog Signal Control IF VGA w/ RSSI | Dynamic Range:30dB | | integrated ' | VCO | | | AK1572 | 690MHz~4GHz Down Conversion Mixer with FracN PLL and VCO | IIP3:24dBm,<br>-111dBc/Hz@100kHz | | AK1575 | 690MHz~4GHz Up Conversion Mixer with FracN PLL and VCO | IIP3:24dBm,<br>-111dBc/Hz@100kHz | | IF Recieve | r (2nd Mixer + IF BPF + FM Detector) | | | AK2364 | Built-in programmable AGC+BPF, FM detector IC | IFBPF:±10kHz ~ ±4.5kHz | | AK2365A | Built-in programmable AGC+BPF, IFIC | IFBPF:±7.5kHz ~ ±2kHz | | Analog BB | for PMR/LMR | | | AK2345C | CTCSS Filter, Encoder, Decoder | 24-VSOP | | AK2360/<br>AK2360A | Inverted frequency(3.376kHz/3.020kHz) scrambler | 8-SON | | AK2363 | MSK Modem/DTMF Receiver | 24-QFN | | AK2346B | 0.3-2.55/3.0kHz Analog audio filter, | 24-VSOP | | AK2346A | Emphasis, Compandor, scrambler, MSK Modem | 24-QFN | | AK2347B | 0.3-2.55/3.0kHz Analog audio filter | 24-VSOP | | AK2347A | Emphasis, Compandor, scrambler, CTCSS filter | 24-QFN | | Function IC | | | | AK2330 | 8-bit 8ch Electronic Volume | VREF can be selected for each channel | | AK2331 | 8-bit 4ch Electronic Volume | VREF can be selected for each channel | Asahi Kasei Microdevices Corporation ("AKM") reserves the right to make changes to the information contained in this document without notice. When you consider any use or application of AKM product stipulated in this document, please make inquiries the sales office of AKM or authorized distributors as to current status of the Products.