Data Sheet May 20, 2005 FN7347.2 #### 200MHz Rail-to-Rail Amplifier The EL8300 represents a triple rail-to-rail amplifier with a - 3dB bandwidth of 200MHz and slew rate of 200V/ $\mu$ s. Running off a very low supply current of 2mA per channel, the EL8300 also features inputs that go to 0.15V below the V<sub>S</sub>- rail. The EL8300 includes a fast-acting disable/power-down circuit. With a 25ns disable and a 200ns enable, the EL8300 is ideal for multiplexing applications. The EL8300 is designed for a number of general purpose video, communication, instrumentation, and industrial applications. The EL8300 is available in an 16-pin SO and 16-pin QSOP packages and is specified for operation over the -40°C to +85°C temperature range. #### **Pinout** #### EL8300 (16-PIN SO, QSOP) TOP VIEW #### Features - · 200MHz -3dB bandwidth - · 200V/µs slew rate - · Low supply current = 2mA per amplifier - · Supplies from 3V to 5.5V - · Rail-to-rail output - Input to 0.15V below V<sub>S</sub>- - · Fast 25ns disable - · Low cost - Pb-Free pus Anneal available (RoHS compliant) #### **Applications** - · Video amplifiers - · Portable/hand-held products - · Communications devices ### **Ordering Information** | PART<br>NUMBER | PACKAGE | TAPE & REEL | PKG. DWG. # | |-----------------------------|--------------------------|-------------|-------------| | EL8300IS | 16-Pin SO | - | MDP0027 | | EL8300IS-T7 | 16-Pin SO | 7" | MDP0027 | | EL8300IS-T13 | 16-Pin SO | 13" | MDP0027 | | EL8300ISZ<br>(See Note) | 16-Pin SO<br>(Pb-free) | - | MDP0027 | | EL8300ISZ-T7<br>(See Note) | 16-Pin SO<br>(Pb-free) | 7" | MDP0027 | | EL8300ISZ-T13<br>(See Note) | 16-Pin SO<br>(Pb-free) | 13" | MDP0027 | | EL8300IU | 16-Pin QSOP | - | MDP0040 | | EL8300IU-T7 | 16-Pin QSOP | 7" | MDP0040 | | EL8300IU-T13 | 16-Pin QSOP | 13" | MDP0040 | | EL8300IUZ<br>(See Note) | 16-Pin QSOP<br>(Pb-free) | - | MDP0040 | | EL8300IUZ-T7<br>(See Note) | 16-Pin QSOP<br>(Pb-free) | 7" | MDP0040 | | EL8300IUZ-T13<br>(See Note) | 16-Pin QSOP<br>(Pb-free) | 13" | MDP0040 | NOTE: Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. #### EL8300 #### **Absolute Maximum Ratings** (T<sub>A</sub> = 25°C) | Supply Voltage from V <sub>S</sub> + to V <sub>S</sub> | Power Dissipation See Curves | |--------------------------------------------------------|--------------------------------------------| | Input Voltage | Storage Temperature65°C to +125°C | | Differential Input Voltage | Ambient Operating Temperature40°C to +85°C | | Continuous Output Current | Operating Junction Temperature | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typ values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_J = T_C = T_A$ # $\textbf{Electrical Specifications} \qquad \text{V}_{\text{S}}\text{+= 5V, V}_{\text{S}}\text{-= GND, T}_{\text{A}}\text{ = 25}^{\circ}\text{C, V}_{\text{CM}}\text{ = 2.5V, R}_{\text{L}}\text{ to 2.5V, A}_{\text{V}}\text{ = 1, Unless Otherwise Specified}$ | PARAMETER | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|-----------------------------------------------|---------------------------------------------------------|---------------------|------|------------------------|-------| | INPUT CHARA | ACTERISTICS | | | | | | | V <sub>OS</sub> | Offset Voltage | | -5 | -0.8 | +5 | mV | | TCV <sub>OS</sub> | Offset Voltage Temperature Coefficient | Measured from T <sub>MIN</sub> to T <sub>MAX</sub> | | 3 | | μV/°C | | IB | Input Bias Current | V <sub>IN</sub> = 0V | -3 | -1.4 | | μA | | I <sub>OS</sub> | Input Offset Current | V <sub>IN</sub> = 0V | | 0.2 | 0.55 | μΑ | | TCI <sub>OS</sub> | Input Bias Current Temperature<br>Coefficient | Measured from T <sub>MIN</sub> to T <sub>MAX</sub> | | 2 | | nA/°C | | CMRR | Common Mode Rejection Ratio | V <sub>CM</sub> = -0.15V to +3.5V | 70 | 90 | | dB | | CMIR | Common Mode Input Range | | V <sub>S</sub> 0.15 | | V <sub>S</sub> + - 1.5 | V | | R <sub>IN</sub> | Input Resistance | Common Mode | | 16 | | МΩ | | C <sub>IN</sub> | Input Capacitance | | | 0.5 | | pF | | A <sub>VOL</sub> | Open Loop Gain | $V_{OUT}$ = +1.5V to +3.5V, $R_L$ = 1k $\Omega$ to GND | 75 | 90 | | dB | | | | $V_{OUT}$ = +1.5V to +3.5V, $R_L$ = 150 $\Omega$ to GND | | 80 | | dB | | OUTPUT CHA | RACTERISTICS | | - | | + | | | R <sub>OUT</sub> | Output Resistance | A <sub>V</sub> = +1 | | 30 | | mΩ | | V <sub>OP</sub> Po | Positive Output Voltage Swing | $R_L = 1k\Omega$ | 4.85 | 4.88 | | ٧ | | | | $R_L = 150\Omega$ | 4.65 | 4.68 | | V | | V <sub>ON</sub> N | Negative Output Voltage Swing | $R_L = 150\Omega$ | | 150 | 200 | mV | | | | $R_L = 1k\Omega$ | | 50 | 65 | mV | | l <sub>OUT</sub> | Linear Output Current | | | 65 | | mA | | I <sub>SC</sub> (source) | Short Circuit Current | $R_L = 10\Omega$ | 50 | 75 | | mA | | I <sub>SC</sub> (sink) | Short Circuit Current | $R_L = 10\Omega$ | 90 | 130 | | mA | | POWER SUPP | PLY | | | | | | | PSRR | Power Supply Rejection Ratio | V <sub>S</sub> + = 4.5V to 5.5V | 70 | 100 | | dB | | I <sub>S-ON</sub> | Supply Current - Enabled per Amplifier | | | 2 | 2.6 | mA | | I <sub>S-OFF</sub> | Supply Current - Disabled per Amplifier | | | 40 | 90 | μA | | ENABLE | <u>I</u> | | | | 1 | | | t <sub>EN</sub> | Enable Time | | | 200 | | ns | | t <sub>DS</sub> | Disable Time | | | 25 | | ns | | V <sub>IH-ENB</sub> | ENABLE Pin Voltage for Power-up | | | 8.0 | | V | | V <sub>IL-ENB</sub> | ENABLE Pin Voltage for Shut-down | | | 2 | | V | # $\textbf{Electrical Specifications} \qquad \text{V}_{S}\text{+} = 5\text{V}, \text{ V}_{S}\text{-} = \text{GND}, \text{ T}_{A} = 25^{\circ}\text{C}, \text{ V}_{CM} = 2.5\text{V}, \text{ R}_{L} \text{ to } 2.5\text{V}, \text{ A}_{V} = 1, \text{ Unless Otherwise Specified (Continued)}$ | PARAMETER | DESCRIPTION | CONDITIONS | | TYP | MAX | UNIT | |---------------------|----------------------------------|----------------------------------------------------------|-----|-------|-----|--------| | I <sub>IH-ENB</sub> | ENABLE Pin Input Current High | | | 8.6 | | μA | | I <sub>IL-ENB</sub> | ENABLE Pin Input for Current Low | | | 0.01 | | μA | | AC PERFORM | ANCE | | 1 | 1 | 1 | 1 | | BW | -3dB Bandwidth | $A_V = +1, R_F = 0\Omega, C_L = 1.5pF$ | | 200 | | MHz | | | | $A_V = -1$ , $R_F = 1k\Omega$ , $C_L = 1.5pF$ | | 90 | | MHz | | | | $A_V = +2$ , $R_F = 1k\Omega$ , $C_L = 1.5pF$ | | 90 | | MHz | | | | $A_V = +10, R_F = 1k\Omega, C_L = 1.5pF$ | | 10 | | MHz | | BW | ±0.1dB Bandwidth | $A_V = +1, R_F = 0\Omega, C_L = 1.5pF$ | | 20 | | MHz | | Peak | Peaking | $A_V = +1, R_F = 1k\Omega, C_L = 5pF$ | | 1 | | dB | | GBWP | Gain Bandwidth Product | | | 100 | | MHz | | PM | Phase Margin | $R_L$ = 1kΩ, $C_L$ = 1.5pF | | 55 | | 0 | | SR | Slew Rate | $A_V = 2$ , $R_L = 100\Omega$ , $V_{OUT} = 0.5V$ to 4.5V | 160 | 200 | | V/µs | | t <sub>R</sub> | Rise Time | 2.5V <sub>STEP</sub> , 20% - 80% | | 8 | | ns | | t <sub>F</sub> | Fall Time | 2.5V <sub>STEP</sub> , 20% - 80% | | 7 | | ns | | OS | Overshoot | 200mV step | | 10 | | % | | t <sub>PD</sub> | Propagation Delay | 200mV step | | 2 | | ns | | ts | 0.1% Settling Time | 200mV step | | 20 | | ns | | dG | Differential Gain | $A_V = +2, R_F = 1k\Omega, R_L = 150\Omega$ | | 0.035 | | % | | dP | Differential Phase | $A_V = +2, R_F = 1k\Omega, R_L = 150\Omega$ | | 0.05 | | 0 | | e <sub>N</sub> | Input Noise Voltage | f = 10kHz | | 10 | | nV/√Hz | | i <sub>N</sub> + | Positive Input Noise Current | f = 10kHz | | 1 | | pA/√Hz | | i <sub>N</sub> - | Negative Input Noise Current | f = 10kHz | | 0.8 | | pA/√Hz | | e <sub>S</sub> | Channel Separation | f = 100kHz | | 95 | | dB | # Pin Descriptions | PIN | NAME | FUNCTION | |------------|------------------|-------------------------------------------| | 1, 5, 8 | INA+, INB+, INC+ | Non-inverting input for each channel | | 2, 4, 7 | CEA, CEB, CEC | Enable and disable input for each channel | | 3 | VS- | Negative power supply | | 6, 11 | NC | Not connected | | 9, 12, 16 | INC-, INB-, INA- | Inverting input for each channel | | 10, 13, 15 | OUTC, OUTB, OUTA | Amplifier output for each channel | | 14 | VS+ | Positive power supply | #### **Typical Performance Curves** FIGURE 1. FREQUENCY RESPONSE FOR VARIOUS OUTPUT VOLTAGE LEVELS FIGURE 2. SMALL SIGNAL FREQUENCY RESPONSE FOR VARIOUS R<sub>LOAD</sub> FIGURE 3. SMALL SIGNAL FREQUENCY RESPONSE FOR VARIOUS NON-INVERTING GAINS FIGURE 4. SMALL SIGNAL FREQUENCY RESPONSE FOR VARIOUS INVERTING GAINS FIGURE 5. SMALL SIGNAL FREQUENCY RESPONSE FOR VARIOUS $\mathbf{C_L}$ FIGURE 6. SMALL SIGNAL FREQUENCY RESPONSE FOR VARIOUS $\mathbf{C}_{L}$ FIGURE 7. SMALL SIGNAL FREQUENCY RESPONSE FOR VARIOUS $\rm R_{F}$ AND $\rm R_{G}$ FIGURE 8. OPEN LOOP GAIN AND PHASE vs FREQUENCY FIGURE 9. COMMON-MODE REJECTION RATIO vs FREQUENCY FIGURE 10. SMALL SIGNAL BANDWIDTH vs SUPPLY VOLTAGE FIGURE 11. OUTPUT IMPEDANCE vs FREQUENCY FIGURE 12. SMALL SIGNAL PEAKING vs SUPPLY VOLTAGE FIGURE 13. POWER SUPPLY REJECTION RATIO vs FREQUENCY FIGURE 14. HARMONIC DISTORTION vs OUTPUT VOLTAGE FIGURE 15. DISABLED OUTPUT ISOLATION FREQUENCY RESPONSE FIGURE 16. HARMONIC DISTORTION vs FREQUENCY FIGURE 17. HARMONIC DISTORTION vs LOAD RESISTANCE FIGURE 18. VOLTAGE AND CURRENT NOISE vs FREQUENCY FIGURE 19. CHANNEL SEPARATION vs FREQUENCY V<sub>S</sub>=5V, A<sub>V</sub>=1, R<sub>L</sub>=1k $\Omega$ to 2.5V FIGURE 20. LARGE SIGNAL TRANSIENT RESPONSE FIGURE 21. OUTPUT SWING FIGURE 22. SMALL SIGNAL TRANSIENT RESPONSE FIGURE 24. DISABLED RESPONSE FIGURE 25. ENABLED RESPONSE FIGURE 26. PACKAGE POWER DISSIPATION VS AMBIENT TEMPERATURE FIGURE 27. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE #### Simplified Schematic Diagram # Description of Operation and Application Information #### **Product Description** The EL8300 is wide bandwidth, single supply, low power and rail-to-rail output voltage feedback operational amplifier. The amplifiers are internally compensated for closed loop gain of +1 of greater. Connected in voltage follower mode and driving a $1k\Omega$ load, the EL8300 has a -3dB bandwidth of 200MHz. Driving a $150\Omega$ load, the bandwidth is about 130MHz while maintaining a 200V/us slew rate. The EL8300 is available with a power down pin for each channel to reduce power to $30\mu\text{A}$ typically while the amplifier is disabled. #### Input, Output and Supply Voltage Range The EL8300 has been designed to operate with a single supply voltage from 3V to 5.0V. Split supplies can also be used as long as their total voltage is within 3V to 5.0V. The amplifiers have an input common mode voltage range from 0.15V below the negative supply ( $V_S$ - pin) to within 1.5V of the positive supply ( $V_S$ + pin). If the input signal is outside the above specified range, it will cause the output signal to be distorted. The output of the EL8300 can swing rail to rail. As the load resistance becomes lower, the ability to drive close to each rail is reduced. For the load resistor $1k\Omega$ , the output swing is about 4.9V at a 5V supply. For the load resistor $150\Omega$ , the output swing is about 4.6V. #### Choice of Feedback Resistor and Gain Bandwidth Product For applications that require a gain of +1, no feedback resistor is required. Just short the output pin to the inverting input pin. For gains greater than +1, the feedback resistor forms a pole with the parasitic capacitance at the inverting input. As this pole becomes smaller, the amplifier's phase margin is reduced. This causes ringing in the time domain and peaking in the frequency domain. Therefore, $R_{\text{F}}$ has some maximum value that should not be exceeded for optimum performance. If a large value of $R_{\text{F}}$ must be used, a small capacitor in the few Pico farad range in parallel with $R_{\text{F}}$ can help to reduce the ringing and peaking at the expense of reducing the bandwidth. As far as the output stage of the amplifier is concerned, the output stage is also a gain stage with the load. $R_F$ and $R_G$ appear in parallel with $R_L$ for gains other than +1. As this combination gets smaller, the bandwidth falls off. Consequently, $R_F$ also has a minimum value that should not be exceeded for optimum performance. For gain of +1, $R_F$ =0 is optimum. For the gains other than +1, optimum response is obtained with $R_F$ between $300\Omega$ to $1k\Omega$ . The EL8300 has a gain bandwidth product of 100MHz. For gains $\geq$ 5, its bandwidth can be predicted by the following equation: $Gain \times BW = 100MHz$ #### Video Performance For good video performance, an amplifier is required to maintain the same output impedance and the same frequency response as DC levels are changed at the output. This is especially difficult when driving a standard video load of $150\Omega$ , because the change in output current with DC level. Special circuitry has been incorporated in the EL8300 to reduce the variation of the output impedance with the current output. This results in dG and dP specifications of 0.03% and $0.05^\circ$ , while driving $150\Omega$ at a gain of 2. Driving high impedance loads would give a similar or better dG and dP performance. #### **Driving Capacitive Loads and Cables** The EL8100, EL8101 can drive 10pF loads in parallel with 1k $\Omega$ with less than 5dB of peaking at gain of +1. If less peaking is desired in applications, a small series resistor (usually between $5\Omega$ to $50\Omega$ ) can be placed in series with the output to eliminate most peaking. However, this will reduce the gain slightly. If the gain setting is greater than 1, the gain resistor R<sub>G</sub> can then be chosen to make up for any gain loss which may be created by the additional series resistor at the output. When used as a cable driver, double termination is always recommended for reflection-free performance. For those applications, a back-termination series resistor at the amplifier's output will isolate the amplifier from the cable and allow extensive capacitive drive. However, other applications may have high capacitive loads without a back-termination resistor. Again, a small series resistor at the output can help to reduce peaking. #### Disable/Power-Down The EL8300 can be disabled and placed its output in a high impedance state. The turn off time for each channel is about 25ns and the turn on time is about 200ns. When disabled, the amplifier's supply current is reduced to $30\mu\text{A}$ typically, thereby effectively eliminating the power consumption. The amplifier's power down can be controlled by standard TTL or CMOS signal levels at the $\overline{\text{ENABLE}}$ pin. The applied logic signal is relative to $V_S$ - pin. Letting the $\overline{\text{ENABLE}}$ pin float or applying a signal that is less than 0.8V above $V_S$ - will enable the amplifier. The amplifier will be disabled when the signal at $\overline{\text{ENABLE}}$ pin is 2V above $V_S$ -. #### **Output Drive Capability** The EL8300 does not have internal short circuit protection circuitry. They have a typical short circuit current of 70mA sourcing and 140mA sinking for the output is connected to half way between the rails with a $10\Omega$ resistor. If the output is shorted indefinitely, the power dissipation could easily increase such that the part will be destroyed. Maximum reliability is maintained if the output current never exceeds $\pm 40\text{mA}$ . This limit is set by the design of the internal metal interconnections. #### **Power Dissipation** With the high output drive capability of the EL8300, it is possible to exceed the 125°C absolute maximum junction temperature under certain load current conditions. Therefore, it is important to calculate the maximum junction temperature for the application to determine if the load conditions or package types need to be modified for the amplifier to remain in the safe operating area. The maximum power dissipation allowed in a package is determined according to: $$\mathsf{PD}_{MAX} = \frac{\mathsf{T}_{JMAX} - \mathsf{T}_{AMAX}}{\theta_{JA}}$$ Where: T<sub>JMAX</sub> = Maximum junction temperature T<sub>AMAX</sub> = Maximum ambient temperature $\theta_{JA}$ = Thermal resistance of the package The maximum power dissipation actually produced by an IC is the total quiescent supply current times the total power supply voltage, plus the power in the IC due to the load, or: For sourcing: $$PD_{MAX} = V_S \times I_{SMAX} + \sum_{i=1}^{3} (V_S - V_{OUTi}) \times \frac{V_{OUTi}}{R_{Li}}$$ For sinking: $$PD_{MAX} = V_{S} \times I_{SMAX} + \sum_{i=1}^{3} (V_{OUTi} - V_{S}) \times I_{LOADi}$$ Where: V<sub>S</sub> = Total supply voltage I<sub>SMAX</sub> = Maximum quiescent supply current V<sub>OUTi</sub> = Maximum output voltage of the application for each channel R<sub>I OADi</sub> = Load resistance tied to ground for each channel I<sub>LOADi</sub> = Load current for each channel By setting the two $PD_{MAX}$ equations equal to each other, we can solve the output current and $R_{LOADi}$ to avoid the device overheat. # Power Supply Bypassing and Printed Circuit Board Layout As with any high frequency device, a good printed circuit board layout is necessary for optimum performance. Lead lengths should be as sort as possible. The power supply pin must be well bypassed to reduce the risk of oscillation. For normal single supply operation, where the $V_S$ - pin is connected to the ground plane, a single 4.7µF tantalum capacitor in parallel with a 0.1µF ceramic capacitor from $V_S$ + to GND will suffice. This same capacitor combination should be placed at each supply pin to ground if split supplies are to be used. In this case, the $V_S$ - pin becomes the negative supply rail. For good AC performance, parasitic capacitance should be kept to a minimum. Use of wire wound resistors should be avoided because of their additional series inductance. Use of sockets should also be avoided if possible. Sockets add parasitic inductance and capacitance that can result in compromised performance. Minimizing parasitic capacitance at the amplifier's inverting input pin is very important. The feedback resistor should be placed very close to the inverting input pin. Strip line design techniques are recommended for the signal traces. #### Typical Applications #### **VIDEO SYNC PULSE REMOVER** Many CMOS analog to digital converters have a parasitic latch up problem when subjected to negative input voltage levels. Since the sync tip contains no useful video information and it is a negative going pulse, we can chop it off. Figure 28 shows a gain of 2 connections for EL8300. Figure 29 shows the complete input video signal applied at the input, as well as the output signal with the negative going sync pulse removed. #### **MULTIPLEXER** Besides the normal power down usage, the $\overline{\text{ENABLE}}$ pin of the EL8300 can be used for multiplexing applications. Figure 30 shows two channels with the outputs tied together, driving a back terminated 75 $\Omega$ video load. A 2V<sub>P-P</sub> 2MHz sine wave is applied to Amp A and a 1V<sub>P-P</sub> 2MHz sine wave is applied to Amp B. Figure 31 shows the ENABLE signal and the resulting output waveform at V<sub>OUT</sub>. Observe the break-before-make operation of the multiplexing. Amp A is on and V<sub>IN1</sub> is passed through to the output when the ENABLE signal is low and turns off in about 25ns when the ENABLE signal is high. About 200ns later, Amp B turns on and V<sub>IN2</sub> is passed through to the output. The break-before-make operation ensures that more than one amplifier isn't trying to drive the bus at the same time. FIGURE 28. SYNC PULSE REMOVER FIGURE 29. VIDEO SIGNAL FIGURE 30. TWO TO ONE MULTIPLEXER FIGURE 31. ENABLE SIGNAL #### SINGLE SUPPLY VIDEO LINE DRIVER The EL8300 is wideband rail-to-rail output op amplifiers with large output current, excellent dG, dP, and low distortion that allow them to drive video signals in low supply applications. Figure 32 is the single supply non-inverting video line driver configuration and Figure 33 is the inverting video ling driver configuration. The signal is AC coupled by C1. R1 and R2 are used to level shift the input and output to provide the largest output swing. $R_F$ and $R_G$ set the AC gain. $C_2$ isolates the virtual ground potential. $R_T$ and $R_3$ are the termination resistors for the line. $C_1,\,C_2$ and $C_3$ are selected big enough to minimize the droop of the luminance signal. FIGURE 32. 5V SINGLE SUPPLY NON INVERTING VIDEO LINE DRIVER FIGURE 33. 5V SINGLE SUPPLY INVERTING VIDEO LINE DRIVER FIGURE 34. VIDEO LINE DRIVER FREQUENCY RESPONSE # **SO Package Outline Drawing** | | | | DII | MENSION TABLE | | | | | | |-----------|-------|-------|---------------|---------------------------|-------|------------------|------------------|-----------|--| | Symbol | S0-8 | SO-14 | S016 (0.150") | S016 (0.300")<br>(S0L-16) | | S024<br>(S0L-24) | S028<br>(S0L-28) | Tolerance | | | A | 0.068 | 0.068 | 0.068 | 0.104 | 0.104 | 0.104 | 0.104 | MAX. | | | A1 | 0.006 | 0.006 | 0.006 | 0.007 | 0.007 | 0.007 | 0.007 | +/- 0.003 | | | A2 | 0.057 | 0.057 | 0.057 | 0.092 | 0.092 | 0.092 | 0.092 | +/- 0.002 | | | b | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | +/- 0.003 | | | С | 0.009 | 0.009 | 0.009 | 0.011 | 0.011 | 0.011 | 0.011 | +/- 0.001 | | | D (1)(3) | 0.193 | 0.341 | 0.390 | 0.406 | 0.504 | 0.606 | 0.704 | +/- 0.004 | | | E | 0.236 | 0.236 | 0.236 | 0.406 | 0.406 | 0.406 | 0.406 | +/- 0.008 | | | E1 (2)(3) | 0.154 | 0.154 | 0.154 | 0.295 | 0.295 | 0.295 | 0.295 | +/- 0.004 | | | e | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | Basic | | | L | 0.025 | 0.025 | 0.025 | 0.030 | 0.030 | 0.030 | 0.030 | +/- 0.009 | | | L1 | 0.041 | 0.041 | 0.041 | 0.056 | 0.056 | 0.056 | 0.056 | Basic | | | h | 0.013 | 0.013 | 0.013 | 0.020 | 0.020 | 0.020 | 0.020 | Reference | | | N | 8 | 14 | 16 | 16 | 20 | 24 | 28 | Reference | | | Drawing #: MDP0027 | |-----------------------| | Rev: L | | Date: 2/15/01 | | Units: Inches | | JEDEC Reg: MS-012/013 | | <u></u> | PACKAGE OUTLINE DRAWING SMALL OUTLINE (SO) PACKAGE FAMILY - (1) Plastic or metal protrusions of 0.006" maximum per side are not included. - (2) Plastic interlead protrusions of 0.010" maximum per side are not included. - (3) Dimensions $^{\prime\prime}D^{\prime\prime}$ and $^{\prime\prime}E1^{\prime\prime}$ are measured at Datum Plane $^{\prime\prime}H^{\prime\prime}.$ - (4) Dimensioning and tolerancing per ASME Y14.5M-1994. ### **QSOP Package Outline Drawing** NOTE: The package drawing shown here may not be the latest version. To check the latest revision, please refer to the Intersil website at http://www.intersil.com/design/packages/index.asp All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com