March 30, 2007 FN6263.1 # Single and Dual Ultra-Low Noise, Ultra-Low Distortion, Rail-to-Rail, Low Power Op Amp The ISL55191 and ISL55291 are single and dual high speed operational amplifiers featuring low noise, low distortion, and rail-to-rail output drive capability. They are designed to operate with single and dual supplies from +5VDC ( $\pm 2.5$ VDC) down to +3VDC ( $\pm 1.5$ VDC). These amplifiers draw 6.1mA of quiescent supply current per amplifier. For power conservation, this family offers a low-power shutdown mode that reduces supply current to 21µA and places the amplifiers' output into a high impedance state. The ISL55191 ENABLE logic places the device in the shutdown mode with EN = 0 and the ISL55291 is placed in the shutdown mode with $\overline{\text{EN}}$ = 1. These amplifiers have excellent input and output overload recovery times and outputs that swing rail-to-rail. Their input common mode voltage range includes ground. The ISL55191 and ISL55291 are stable at gains as low as 10 with an input referred noise voltage of 1.3nV/√Hz and harmonic distortion products -94dBc (2nd) and -104dBc (3rd) below a 1MHz 2V<sub>P-P</sub> signal. The ISL55191 is available in space-saving 8 Ld DFN and 8 Ld SOIC packages. The ISL55291 is available in a 10 Ld MSOP package. ## **Ordering Information** | • | | | | | |-------------------------------|-----------------|---------------------|-----------------------------|-------------------| | PART<br>NUMBER<br>(Note) | PART<br>MARKING | TAPE<br>AND<br>REEL | PACKAGE<br>(Pb-Free) | PKG.<br>DWG.<br># | | ISL55191IBZ | 55191 IBZ | - | 8 Ld SOIC | MDP0027 | | ISL55191IBZ-T13 | 55191 IBZ | 13"<br>(2,500 pcs) | 8 Ld SOIC<br>Tape and Reel | MDP0027 | | ISL55191IRZ | 191Z | - | 8 Ld DFN | L8.3x3D | | ISL55191IRZ-T13 | 191Z | 13"<br>(2,500 pcs) | 8 Ld DFN<br>Tape and Reel | L8.3x3D | | ISL55291IUZ | 5291Z | - | 10 Ld MSOP | MDP0043 | | ISL55291IUZ-T13 | 5291Z | 13"<br>(2,500 pcs) | 10 Ld MSOP<br>Tape and Reel | MDP0043 | | Coming Soon<br>ISL55191EVAL1Z | Evaluation | Board | | | | Coming Soon<br>ISL55291EVAL1Z | Evaluation | Board | | | NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. #### **Features** - 1.3nV/√Hz input voltage noise, f<sub>O</sub> = 1kHz - Harmonic Distortion -94dBc, -104dBc, f<sub>O</sub> = 1MHz - Stable at gains as low as 10 - 800MHz gain bandwidth product (A<sub>V</sub> = 10) - 260V/µs slew rate - 6.1mA supply current (21µA in disable mode) - 800µV maximum offset voltage - 12µA input bias current - 3V to 5.5V single supply voltage range - Rail-to-rail output - Pb-free plus anneal available (RoHS compliant) #### **Applications** - · High speed pulse applications - · Low noise signal processing - · ADC buffers - · DAC output amplifiers - Radio systems - · Portable equipment TABLE 1. ENABLE LOGIC | | ENABLE | DISABLE | |----------|-------------------|-------------------| | ISL55191 | EN = 1 | EN = 0 | | ISL55291 | <del>EN</del> = 0 | <del>EN</del> = 1 | ### **Pinouts** #### **Absolute Maximum Ratings** $(T_A = +25^{\circ}C)$ | Supply Voltage | |------------------------------------------------------| | Supply Turn On Voltage Slew Rate 1V/μs | | Differential Input Current 5mA | | Differential Input Voltage | | Input Voltage | | ESD tolerance, Human Body Model | | ESD tolerance, Machine Model | | ESD Rating | | Human Body Model (Per MIL-STD-883 Method 3015.7) 3kV | | Machine Model (Per EIAJ ED-4701 Method C-111)300V | #### **Thermal Information** | Thermal Resistance | θ <sub>JA</sub> (°C/W) | |--------------------------------------------------|------------------------| | 8 Ld DFN Package | TBD | | 8 Ld SO Package | 110 | | 8 Ld MSOP Package | 115 | | Ambient Operating Temperature Range40 | )°C to +85°C | | Storage Temperature Range 65° | C to +150°C | | Operating Junction Temperature | +125°C | | Pb-free reflow profile | ee link below | | http://www.intersil.com/pbfree/Pb-FreeReflow.asp | | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_J = T_C = T_A$ #### **Electrical Specifications** $V_{+} = 5V$ , $V_{-} = GN$ $V_+$ = 5V, V- = GND, $R_L$ = 1k $\Omega$ , $R_G$ = 30 $\Omega$ , $R_F$ = 270 $\Omega$ . unless otherwise specified. Parameters are per amplifier. All values are at V+ = 5V, $T_A$ = +25°C. | PARAMETER | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------|-----------------------------------|-------------------------------------------------|------|------|-----|-------| | DC SPECIFICA | TIONS | - | I | ı | 1 | ı | | Vos | Input Offset Voltage | | | 170 | 800 | μV | | $\frac{\Delta V_{OS}}{\Delta T}$ | Input Offset Drift vs Temperature | -40°C to +85°C | | 2.2 | | μV/°C | | Ios | Input Offset Current | | | 0.3 | 0.7 | μΑ | | I <sub>B</sub> | Input Bias Current | | | -12 | -19 | μΑ | | V <sub>CM</sub> | Common-Mode Voltage Range | | 0 | | 3.8 | V | | CMRR | Common-Mode Rejection Ratio | V <sub>CM</sub> = 0V to 3.8V | 85 | 100 | | dB | | PSRR | Power Supply Rejection Ratio | V+ = 3V to 5V | 70 | 77 | | dB | | A <sub>VOL</sub> | Large Signal Voltage Gain | $V_O = 0.5V$ to 4V, $R_L = 1k\Omega$ | 85 | 97 | | dB | | V <sub>OUT</sub> | Maximum Output Voltage Swing | Output low, $R_L = 1k\Omega$ connected to V+/2 | | 23 | 40 | mV | | | | Output high, $R_L = 1k\Omega$ connected to V+/2 | 4.96 | 4.98 | | V | | I <sub>S,ON</sub> | Supply Current, Enabled | ISL55191 | | 6.1 | 9 | mA | | | | ISL55291 | | 12 | 18 | mA | | I <sub>S,OFF</sub> | Supply Current, Disabled | | | 21 | 40 | μΑ | | I <sub>O</sub> + | Short-Circuit Output Current | $R_L = 10\Omega$ connected to V+/2 | 110 | 132 | | mA | | I <sub>O</sub> - | Short-Circuit Output Current | $R_L = 10\Omega$ connected to V+/2 | 110 | 132 | | mA | | V <sub>SUPPLY</sub> | Supply Operating Range | V+ to V- | 3 | | 5 | V | | V <sub>INH</sub> | ENABLE High Level | | 2 | | | V | | V <sub>INL</sub> | ENABLE Low Level | | | | 0.8 | V | | I <sub>ENH</sub> | ENABLE Input High Current | ISL55191 (EN) | | 20 | 80 | nA | | | V <sub>EN</sub> = V+ | ISL55291 ( <del>EN</del> ) | | 0.8 | 1.5 | μΑ | | I <sub>ENL</sub> | ENABLE Input Low Current | ISL55191 (EN) | | 5 | 6.2 | μΑ | | | V <sub>EN</sub> = V- | ISL55291 (EN) | | 20 | 80 | nA | ## ISL55191, ISL55291 ## **Electrical Specifications** $V_{+}=5V,\,V_{-}=GND,\,R_{L}=1k\Omega,\,R_{G}=30\Omega,\,R_{F}=270\Omega.\,$ unless otherwise specified. Parameters are per amplifier. All values are at V+ = 5V, T<sub>A</sub> = +25°C. | PARAMETER | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------| | AC SPECIFICAT | TIONS | | | | | | | GBW | Gain Bandwidth Product | $A_V = +10; V_{OUT} = 100 \text{mV}_{P-P}; R_f/R_g = 909\Omega/100\Omega$ | | 800 | | MHz | | HD | 2nd Harmonic Distortion | $A_V = +10; V_{OUT} = 2V_{P-P}; R_f/R_g = 909\Omega/100\Omega$ | | -94 | | dBc | | (4MHz) | 3rd Harmonic Distortion | | | -104 | | dBc | | ISO | Off-state Isolation; $\overline{\text{EN}}$ = 1 ISL55291; EN = 0 ISL55191 | $f_{O} = 10 \text{MHz}; A_{V} = +10; V_{IN} = 640 \text{mV}_{P-P};$ $R_{f}/R_{g} = 909 \Omega/100 \Omega; C_{L} = 1.2 \text{pF}$ | | -65 | | dB | | X-TALK<br>ISL55291 | Channel to Channel Crosstalk | $ f_O = 10 \text{MHz}; \ A_V = +10; \ V_{OUT} \ (\text{Driven Channel}) = \\ 640 \text{mV}_{P-P}; \ R_f/R_g = 909\Omega/100\Omega; \ C_L = 1.2 \text{pF} $ | | -75 | | dB | | V <sub>N</sub> | Input Referred Voltage Noise | f <sub>O</sub> = 1kHz | | 1.2 | | nV/√Hz | | IN | Input Referred Current Noise | f <sub>O</sub> = 10kHz | | 3.8 | | pA/√Hz | | TRANSIENT RE | SPONSE | | | | | | | SR | Slew Rate | | 150 | 260 | | V/uS | | t <sub>r</sub> , t <sub>f</sub> Large | Rise Time, t <sub>r</sub> 10% to 90% | $A_V = +10$ ; $V_{OUT} = 3.5V_{P-P}$ ; $R_f/R_g = 909\Omega/100\Omega$ | | 6.6 | | ns | | Signal | Fall Time, t <sub>f</sub> 10% to 90% | C <sub>L</sub> = 1.2pF | | 5.7 | | ns | | | Rise Time, t <sub>r</sub> 10% to 90% | $A_V = +10$ ; $V_{OUT} = 1V_{P-P}$ ; $R_f/R_g = 909\Omega/100\Omega$ | | 5 | | ns | | | Fall Time, t <sub>f</sub> 10% to 90% | $C_L = 1.2pF$ | | 4 | | ns | | t <sub>r</sub> , t <sub>f</sub> , Small | Rise Time, t <sub>r</sub> 10% to 90% | $A_V = +10; V_{OUT} = 100 \text{mV}_{P-P}; R_f/R_g = 909\Omega/100\Omega$ | | 3 | | ns | | Signal | Fall Time, t <sub>f</sub> 10% to 90% | C <sub>L</sub> = 1.2pF | | 3 | | ns | | t <sub>pd</sub> | Propagation Delay<br>10% V <sub>IN</sub> to 10% V <sub>OUT</sub> | $A_V$ = +10; $V_{OUT}$ = 100m $V_{P-P}$ ; $R_f/R_g$ = 909 $\Omega/100\Omega$ $C_L$ = 1.2pF | | 1.6 | | ns | | <sup>t</sup> IOL | Positive Input Overload Recovery Time, t <sub>IOL+</sub> ; 10% V <sub>IN</sub> to 10% V <sub>OUT</sub> | $V_S = \pm 2.5 \text{V}; A_V = +10; V_{IN} = +V_{CM} +0.5 \text{V}; \\ R_f/R_g = 909\Omega/100\Omega; C_L = 1.2 \text{pF}$ | | 50 | | ns | | | Negative Input Overload Recovery Time, t <sub>IOL</sub> -; 10% V <sub>IN</sub> to 10% V <sub>OUT</sub> | $V_S = \pm 2.5V$ ; $A_V = +10$ ; $V_{IN} = -V -0.5V$ ; $R_f/R_g = 909\Omega/100\Omega$ ; $C_L = 1.2pF$ | | 30 | | ns | | <sup>t</sup> OOL | Positive Output Overload Recovery Time, t <sub>OOL+</sub> ; 10% V <sub>IN</sub> to 10% V <sub>OUT</sub> | $V_S = \pm 2.5V$ ; $A_V = +10$ ; $V_{IN} = 2.3V_{P-P}$ ; $R_f/R_g = 909\Omega/100\Omega$ ; $C_L = 1.2pF$ | | 40 | | ns | | | Negative Output Overload Recovery Time, t <sub>OOL-</sub> ; 10% V <sub>IN</sub> to 10% V <sub>OUT</sub> | $V_S = \pm 2.5V$ ; $A_V = +10$ ; $V_{IN} = 2.3V_{P-P}$ ; $R_f/R_g = 909\Omega/100\Omega$ ; $C_L = 1.2pF$ | | 30 | | ns | | t <sub>EN</sub><br>ISL55191 | ENABLE to Output Turn-on Delay<br>Time; 10% EN to 10% V <sub>OUT</sub> | $A_V = +10; V_{IN} = 500 \text{mV}_{P-P}; R_f/R_g = 909\Omega/100\Omega$ $C_L = 1.2 \text{pF}$ | | 540 | | ns | | | ENABLE to Output Turn-off Delay<br>Time; 10% EN to 10% V <sub>OUT</sub> | $A_V$ = +10; $V_{IN}$ = 500m $V_{P-P}$ ; $R_f/R_g$ = 909 $\Omega/100\Omega$ $C_L$ = 1.2pF | | 390 | | ns | | t <sub>EN</sub><br>ISL55291 | ENABLE to Output Turn-on Delay Time; 10% EN to 10% VOUT | $A_V = +10; V_{IN} = 500 \text{mV}_{P-P}; R_f/R_g = 909\Omega/100\Omega$<br>$C_L = 1.2 \text{pF}$ | | 330 | | ns | | | ENABLE to Output Turn-off Delay Time;10% EN to 10% VOUT | $A_V = +10; V_{IN} = 500 \text{mV}_{P-P}; R_f/R_g = 909\Omega/100\Omega$<br>$C_L = 1.2 \text{pF}$ | | 50 | | ns | #### **Typical Performance Curves** FIGURE 1. GAIN vs FREQUENCY FOR VARIOUS $R_{\mbox{\scriptsize f}}$ vs $R_{\mbox{\scriptsize q}}$ FIGURE 3. GAIN vs FREQUENCY FOR VARIOUS RLOAD FIGURE 5. GAIN vs FREQUENCY vs $V_S$ FIGURE 2. GAIN vs FREQUENCY vs V<sub>OUT</sub> FIGURE 4. CLOSED LOOP GAIN vs FREQUENCY FIGURE 6. GAIN vs FREQUENCY FOR VARIOUS CLOAD FIGURE 7. ISL55191 GAIN vs FREQUENCY FOR VARIOUS Cg FIGURE 9. DISABLED INPUT IMPEDANCE vs FREQUENCY FIGURE 11. DISABLED OUTPUT IMPEDANCE vs **FREQUENCY** FIGURE 8. ISL55291 GAIN vs FREQUENCY FOR VARIOUS Ca FIGURE 10. ENABLED INPUT IMPEDANCE vs FREQUENCY FIGURE 12. ENABLED OUTPUT IMPEDANCE vs FREQUENCY FIGURE 13. CMRR vs FREQUENCY FIGURE 15. OFF ISOLATION vs FREQUENCY FIGURE 17. INPUT VOLTAGE NOISE vs FREQUENCY FIGURE 14. PSRR vs FREQUENCY FIGURE 16. ISL55291 CHANNEL TO CHANNEL CROSSTALK vs FREQUENCY FIGURE 18. INPUT CURRENT NOISE vs FREQUENCY FIGURE 19. LARGE SIGNAL STEP RESPONSE FIGURE 21. PERCENT OVERSHOOT FOR VARIOUS $C_{\mathsf{LOAD}}$ FIGURE 23. ISL55291 NEGATIVE INPUT RECOVERY RECOVERY FIGURE 20. SMALL SIGNAL STEP RESPONSE FIGURE 22. ISL55291 POSITIVE INPUT RECOVERY TIME FIGURE 24. OUTPUT OVERLOAD RECOVERY FIGURE 25. ENABLE TO OUTPUT DELAY FIGURE 26. ISL55291 POSITIVE SLEW RATE vs VS FIGURE 27. ISL55291 NEGATIVE SLEW RATE vs V<sub>S</sub> FIGURE 28. SUPPLY CURRENT ENABLED vs TEMPERATURE $V_S = \pm 2.5 V$ FIGURE 29. SUPPLY CURRENT DISABLED vs TEMPERATURE $V_S = \pm 2.5V$ FIGURE 30. SUPPLY CURRENT ENABLED vs TEMPERATURE $V_S = \pm 1.5V$ FIGURE 31. SUPPLY CURRENT DISABLED vs TEMPERATURE $V_S = \pm 1.5V$ FIGURE 32. VIO vs TEMPERATURE $V_S = \pm 2.5V$ FIGURE 33. VIO vs TEMPERATURE $V_S = \pm 1.5V$ FIGURE 34. $I_{BIAS+}$ vs TEMPERATURE $V_S = \pm 2.5V$ FIGURE 35. $I_{BIAS}$ - vs TEMPERATURE $V_S = \pm 2.5V$ FIGURE 36. $I_{BIAS+}$ vs TEMPERATURE $V_S = \pm 1.5V$ FIGURE 38. CMRR vs TEMPERATURE V+ = ±2.5V, ±1.5V FIGURE 40. $V_{OUT}$ HIGH vs TEMPERATURE $V_S = \pm 2.5V$ , $R_1 = 1K$ FIGURE 37. $I_{BIAS}$ vs TEMPERATURE $V_S = \pm 1.5V$ FIGURE 39. PSRR vs TEMPERATURE ±1.5V TO ±2.5V FIGURE 41. $V_{OUT}$ LOW vs TEMPERATURE $V_S = \pm 2.5V$ , $R_L = 1k$ FIGURE 42. $V_{OUT}$ HIGH vs TEMPERATURE $V_{S} = \pm 1.5 V$ , $R_{L} = 1 k$ FIGURE 43. $V_{OUT}$ LOW vs TEMPERATURE $V_{S} = \pm 1.5V$ , $R_{L} = 1k$ ## Pin Descriptions | ISL55191 | ISL55191 | ISL55291 | | | | |-------------|------------|----------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | (8 LD SOIC) | (8 LD DFN) | (10 LD MSOP) | PIN NAME | FUNCTION | EQUIVALENT CIRCUIT | | 5 | 6 | | NC | Not connected | | | 2 | 3 | 2 (A)<br>8 (B) | IN- | Inverting input | IN- | | 3 | 4 | 3 (A)<br>7 (B) | IN+ | Non-inverting input | (See circuit 1) | | 4 | 5 | 4 | V- | Negative supply | | | 6 | 7 | 1 (A)<br>9 (B) | OUT | Output | Circuit 2 | | 7 | 8 | 10 | V+ | Positive supply | | | | | 5 (A)<br>6 (B) | ĒN | Enable pin with internal pull-down referenced to the -V pin; Logic "1" selects the disabled state; Logic "0" selects the enabled state. | V+ EN U Circuit 3a | | 8 | 1 | | EN | Enable pin with internal pull-<br>down referenced to the -V pin;<br>Logic "0" (-V) selects the<br>disabled state; Logic "1" (+V)<br>selects the enabled state. | EN D V- | | 1 | 2 | | FEEDBACK | Feedback pin to reduce IN-<br>capacitance | FEEDBACK OUT Circuit 4 | #### Applications Information #### **Product Description** The ISL55191 and ISL55291 are voltage feedback operational amplifiers designed for communication and imaging applications requiring very low voltage and current noise. Both parts features low distortion while drawing moderately low supply current. The ISL55191 and ISL55291 use a classical voltage-feedback topology which allows them to be used in a variety of applications where current-feedback amplifiers are not appropriate because of restrictions placed upon the feedback element used with the amplifier. #### Enable/Power-Down Both devices can be operated from a single supply with a voltage range of +3V to +5V, or from split $\pm 1.5V$ to $\pm 2.5V$ . The logic level input to the ENABLE pins are TTL compatible and are referenced to the -V terminal in both single and split supply applications. The following discussion assumes single supply operation. The ISL55191 uses a logic "0" (<0.8V) to disable the amplifier and the ISL55291 uses a logic "1" (>2V) to disable its amplifiers. In this condition, the output(s) will be in a high impedance state and the amplifier(s) current will be reduced to 21µA. The ISL55191 has an internal pull-up on the EN pin and is enabled by either floating or tying the EN pin to a voltage >2V. The ISL55291 has internal pull-downs on the $\overline{EN}$ pins and are enabled by either floating or tying the $\overline{EN}$ pins to a voltage <0.8V. The enable pins should be tied directly to their respective supply pins when not being used ( $\overline{EN}$ tied to -V for the ISL55291 and EN tied to +V for the ISL55191). #### **Current Limiting** The ISL55191 and ISL55291 have no internal current-limiting circuitry. If the output is shorted, it is possible to exceed the Absolute Maximum Rating for output current or power dissipation, potentially resulting in the destruction of the device. #### **Power Dissipation** It is possible to exceed the +150°C maximum junction temperatures under certain load and power-supply conditions. It is therefore important to calculate the maximum junction temperature (T<sub>JMAX</sub>) for all applications to determine if power supply voltages, load conditions, or package type need to be modified to remain in the safe operating area. These parameters are related as follows: $$T_{JMAX} = T_{MAX} + (\theta_{JA} x PD_{MAXTOTAL})$$ (EQ. 1) #### where: - P<sub>DMAXTOTAL</sub> is the sum of the maximum power dissipation of each amplifier in the package (PD<sub>MAX</sub>) - PD<sub>MAX</sub> for each amplifier can be calculated as follows: $$PD_{MAX} = 2*V_{S} \times I_{SMAX} + (V_{S} - V_{OUTMAX}) \times \frac{V_{OUTMAX}}{R_{L}}$$ (EQ. 2) #### where: - T<sub>MAX</sub> = Maximum ambient temperature - θ<sub>JA</sub> = Thermal resistance of the package - PD<sub>MAX</sub> = Maximum power dissipation of 1 amplifier - V<sub>S</sub> = Supply voltage - I<sub>MAX</sub> = Maximum supply current of 1 amplifier - V<sub>OUTMAX</sub> = Maximum output voltage swing of the application - R<sub>L</sub> = Load resistance ## Power Supply Bypassing and Printed Circuit Board Layout As with any high frequency device, good printed circuit board layout is necessary for optimum performance. Low impedance ground plane construction is essential. Surface mount components are recommended, but if leaded components are used, lead lengths should be as short as possible. The power supply pins must be well bypassed to reduce the risk of oscillation. The combination of a $4.7\mu F$ tantalum capacitor in parallel with a $0.01\mu F$ capacitor has been shown to work well when placed at each supply pin. For good AC performance, parasitic capacitance should be kept to a minimum, especially at the inverting input. When ground plane construction is used, it should be removed from the area near the inverting input to minimize any stray capacitance at that node. Carbon or Metal-Film resistors are acceptable with the Metal-Film resistors giving slightly less peaking and bandwidth because of additional series inductance. Use of sockets (particularly for the SOIC package) should be avoided if possible. Sockets add parasitic inductance and capacitance which will result in additional peaking and overshoot. For inverting gains, this parasitic capacitance has little effect because the inverting input is a virtual ground, but for non-inverting gains, this capacitance (in conjunction with the feedback and gain resistors) creates a pole in the feedback path of the amplifier. This pole, if low enough in frequency, has the same destabilizing effect as a zero in the forward open-loop response. The use of large-value feedback and gain resistors exacerbates the problem by further lowering the pole frequency (increasing the possibility of oscillation.). FIGURE 44. GROUND SIDE CURRENT SENSE AMPLIFIER #### **Current Sense Application Circuit** The schematic in Figure 44 provides an example of utilizing the ISL55191 high speed performance with the ground sensing input capability to implement a single-supply, G = 10 differential low side current sense amplifier. The reference voltage applied to $V_{REF}$ (+2.5V) defines the amplifier output 0A current sense reference voltage at one half the supply voltage level (VS = +5VDC), and RSENSE sets the current sense gain and full scale values. In this example the current gain is 10A/V over a maximum current range of slightly less than $\pm 25 A$ with $R_{SENSE} = 0.01 \Omega$ . The amplifier $V_{IO}$ error (800µV max) and input bias offset current $I_{IO}$ error (0.7µA) together contribute less than 10 mV (100mA) at the output for better than 0.2% full scale accuracy. The amplifier's high slew rate and fast pulse response make this circuit suitable for low-side current sensing in PMWM and motor control applications. The excellent input overload recovery response enables the circuit to maintain performance in the presence of parasitic inductance that cause fast rise and falling edge spikes that can momentarily overload the input stage of the amplifier. ## Small Outline Package Family (SO) #### **MDP0027** #### **SMALL OUTLINE PACKAGE FAMILY (SO)** | | INCHES | | | | | | | | | |--------|--------|-------|------------------|---------------------------|------------------|------------------|------------------|-----------|-------| | SYMBOL | SO-8 | SO-14 | SO16<br>(0.150") | SO16 (0.300")<br>(SOL-16) | SO20<br>(SOL-20) | SO24<br>(SOL-24) | SO28<br>(SOL-28) | TOLERANCE | NOTES | | Α | 0.068 | 0.068 | 0.068 | 0.104 | 0.104 | 0.104 | 0.104 | MAX | - | | A1 | 0.006 | 0.006 | 0.006 | 0.007 | 0.007 | 0.007 | 0.007 | ±0.003 | - | | A2 | 0.057 | 0.057 | 0.057 | 0.092 | 0.092 | 0.092 | 0.092 | ±0.002 | ÷ | | b | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | ±0.003 | ÷ | | С | 0.009 | 0.009 | 0.009 | 0.011 | 0.011 | 0.011 | 0.011 | ±0.001 | ÷ | | D | 0.193 | 0.341 | 0.390 | 0.406 | 0.504 | 0.606 | 0.704 | ±0.004 | 1, 3 | | Е | 0.236 | 0.236 | 0.236 | 0.406 | 0.406 | 0.406 | 0.406 | ±0.008 | - | | E1 | 0.154 | 0.154 | 0.154 | 0.295 | 0.295 | 0.295 | 0.295 | ±0.004 | 2, 3 | | е | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | Basic | - | | L | 0.025 | 0.025 | 0.025 | 0.030 | 0.030 | 0.030 | 0.030 | ±0.009 | - | | L1 | 0.041 | 0.041 | 0.041 | 0.056 | 0.056 | 0.056 | 0.056 | Basic | = | | h | 0.013 | 0.013 | 0.013 | 0.020 | 0.020 | 0.020 | 0.020 | Reference | - | | N | 8 | 14 | 16 | 16 | 20 | 24 | 28 | Reference | - | NOTES: Rev. M 2/07 - 1. Plastic or metal protrusions of 0.006" maximum per side are not included. - 2. Plastic interlead protrusions of 0.010" maximum per side are not included. - 3. Dimensions "D" and "E1" are measured at Datum Plane "H". - 4. Dimensioning and tolerancing per ASME Y14.5M-1994 ## **Package Outline Drawing** #### L8.3x3D ## 8 LEAD DUAL FLAT NO-LEAD PLASTIC PACKAGE (DFN) Rev 0, 9/06 TYPICAL RECOMMENDED LAND PATTERN SIDE VIEW #### NOTES: - Controlling dimensions are in mm. Dimensions in ( ) for reference only. - 2. Unless otherwise specified, tolerance : Decimal ±0.05 Angular ±2° - 3. Dimensioning and tolerancing conform to JEDEC STD MO220-D. - The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. - 5. Tiebar shown (if present) is a non-functional feature. ### Mini SO Package Family (MSOP) # MDP0043 MINI SO PACKAGE FAMILY | | MILLIMETERS | | | | |--------|-------------|--------|-------------|-------| | SYMBOL | MSOP8 | MSOP10 | TOLERANCE | NOTES | | А | 1.10 | 1.10 | Max. | - | | A1 | 0.10 | 0.10 | ±0.05 | - | | A2 | 0.86 | 0.86 | ±0.09 | - | | b | 0.33 | 0.23 | +0.07/-0.08 | - | | С | 0.18 | 0.18 | ±0.05 | - | | D | 3.00 | 3.00 | ±0.10 | 1, 3 | | E | 4.90 | 4.90 | ±0.15 | - | | E1 | 3.00 | 3.00 | ±0.10 | 2, 3 | | е | 0.65 | 0.50 | Basic | - | | L | 0.55 | 0.55 | ±0.15 | - | | L1 | 0.95 | 0.95 | Basic | - | | N | 8 | 10 | Reference | - | Rev. D 2/07 #### NOTES: - Plastic or metal protrusions of 0.15mm maximum per side are not included. - Plastic interlead protrusions of 0.25mm maximum per side are not included. - 3. Dimensions "D" and "E1" are measured at Datum Plane "H". - 4. Dimensioning and tolerancing per ASME Y14.5M-1994. All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com