### Is Now Part of # ON Semiconductor® To learn more about ON Semiconductor, please visit our website at <a href="https://www.onsemi.com">www.onsemi.com</a> ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, emplo October 2015 # FAN73895 3-Phase Half-Bridge Gate-Drive IC ### **Features** - Floating Channel for Bootstrap Operation to +600 V - Typically 350 mA/650 mA Sourcing/Sinking Current-Driving Capability for All Channels - Extended Allowable Negative V<sub>S</sub> Swing to -9.8 V for Signal Propagation at V<sub>DD</sub>=V<sub>BS</sub>=15 V - Output In- Phase with Input Signal - Over-Current Shutdown Turns Off All Six Drivers - Matched Propagation Delay for All Channels - 3.3 V and 5.0 V Input Logic Compatible - Adjustable Fault-Clear Timing - Built-in Advanced Input Filter - Built-in Shoot-Through Prevention Logic - Built-in Soft Turn-Off Function - Common-Mode dv/dt Noise-Canceling Circuit - Built-in UVLO Functions for All Channels # **Applications** - 3-Phase Motor Inverter Driver - Air Conditioner, Washing Machine, Refrigerator, Dish Washer - Industrial Inverter Sewing Machine, Power Tool - General-Purpose Three-Phase Inverter ### **Description** The FAN73895 is a monolithic three-phase half-bridge gate-drive IC designed for high-voltage, high-speed, driving MOSFETs and IGBTs operating up to +600 V. Fairchild's high-voltage process and common-mode noise-canceling technique provide stable operation of high-side drivers under high-dv/dt noise circumstances. An advanced level-shift circuit allows high-side gate driver operation up to $V_S = -9.8 \text{ V}$ (typical) for $V_{BS} = 15 \text{ V}$ . The protection functions include under-voltage lockout and inverter over-current trip with an automatic fault-clear function. Over-current protection that terminates all six outputs can be derived from an external current-sense resistor. An open-drain fault signal is provided to indicate that an over-current or under-voltage shutdown has occurred. The UVLO circuits prevent malfunction when $V_{\rm DD}$ and $V_{\rm BS}$ are lower than the threshold voltage. Output drivers typically source and sink 350 mA and 650 mA, respectively; which is suitable for three-phase half-bridge applications in motor drive systems. Figure 1. 28-SOIC ### **Ordering Information** | Part Number | Package | Operating<br>Temperature | Packing<br>Method | | |---------------------------|---------------------------------------------------|--------------------------|-------------------|--| | FAN73895MX <sup>(1)</sup> | 28-Lead, Small Outline Integrated Circuit, (SOIC) | -40 to +125°C | Tape & Reel | | #### Note: 1. These devices passed wave-soldering test by JESD22A-111. ### **Typical Application Diagram** Figure 2. 3-Phase BLDC Motor Drive Application # **Internal Block Diagram** Figure 3. Functional Block Diagram # **Pin Configuration** Figure 4. Pin Assignments ### **Pin Definitions** | Pin | Name | Description | |------------|-----------------|-----------------------------------------------------------------------------------| | 1 | $V_{DD}$ | Logic and low-side gate driver power supply voltage. | | 2 | HIN1 | Logic Input 1 for high-side gate 1 driver. | | 3 | HIN2 | Logic Input 2 for high-side gate 2 driver. | | 4 | HIN3 | Logic Input 3 for high-side gate 3 driver. | | 5 | LIN1 | Logic Input 1 for low-side gate 1 driver. | | 6 | LIN2 | Logic Input 2 for low-side gate 2 driver. | | 7 | LIN3 | Logic Input 3 for low-side gate 3 driver. | | 8 | FO | Fault output with open drain (indicates over-current and low-side under-voltage). | | 9 | CS | Analog input for over-current shutdown. | | 10 | EN | Logic input for shutdown functionality. | | 11 | RCIN | An external RC network input used to define the fault-clear delay. | | 12 | V <sub>SS</sub> | Logic ground. | | 13 | COM | Low-side driver return. | | 14 | LO3 | Low-side gate driver 3 output. | | 15 | LO2 | Low-side gate driver 2 output. | | 16 | LO1 | Low-side gate driver 1 output. | | 17, 21, 25 | NC | No connect. | | 18 | V <sub>S3</sub> | High-side driver 3 floating supply offset voltage. | | 19 | HO3 | High-side driver 3 gate driver output. | | 20 | V <sub>B3</sub> | High-side driver 3 floating supply. | | 22 | V <sub>S2</sub> | High-side driver 2 floating supply offset voltage. | | 23 | HO2 | High-side driver 2 gate driver output. | | 24 | V <sub>B2</sub> | High-side driver 2 floating supply. | | 26 | V <sub>S1</sub> | High-side driver 1 floating supply offset voltage. | | 27 | HO1 | High-side driver 1 gate driver output. | | 28 | V <sub>B1</sub> | High-side driver 1 floating supply. | ### **Absolute Maximum Ratings** Stresses exceeding the Absolute Maximum Ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. $T_A=25^{\circ}C$ , unless otherwise specified. | Symbol | Parameter | Min. | Max. | Unit | |---------------------|--------------------------------------------------------|--------------------------|--------------------------|------| | Vs | High-Side Floating Offset Voltage | V <sub>B1,2,3</sub> -25 | V <sub>B1,2,3</sub> +0.3 | V | | V <sub>B</sub> | High-Side Floating Supply Voltage | -0.3 | 625.0 | V | | $V_{DD}$ | Low-Side and Logic-Fixed supply voltage | -0.3 | 25.0 | V | | V <sub>HO</sub> | High-Side Floating Output Voltage V <sub>HO1,2,3</sub> | V <sub>S1,2,3</sub> -0.3 | V <sub>B1,2,3</sub> +0.3 | V | | V <sub>LO</sub> | Low-Side Floating Output Voltage V <sub>LO1,2,3</sub> | -0.3 | V <sub>DD</sub> +0.3 | V | | V <sub>IN</sub> | Input Voltage ( HINx, LINx, CS, and EN)(2) | -0.3 | 5.5 | V | | $V_{FO}$ | Fault Output Voltage (FO) | -0.3 | V <sub>DD</sub> +0.3 | V | | dV <sub>S</sub> /dt | Allowable Offset Voltage Slew Rate | | ±50 | V/ns | | P <sub>D</sub> | Power Dissipation <sup>(3,4)</sup> | | 1.4 | W | | $\theta_{JA}$ | Thermal Resistance | | 70 | °C/W | | TJ | Junction Temperature | | 150 | °C | | T <sub>STG</sub> | Storage Temperature | -55 | 150 | °C | #### Notes: - 2. All input voltage (HINx, LINx, CS, and EN) are referenced to VSS and do not exceed maximum voltage rating. - Mounted on 76.2 x 114.3 x 1.6 mm PCB (FR-4 glass epoxy material). Refer to the following standards: JESD51-2: Integral circuit's thermal test method environmental conditions, natural convection; JESD51-3: Low effective thermal conductivity test board for leaded surface-mount packages. - 4. Do not exceed maximum power dissipation (P<sub>D</sub>) under any circumstances. # **Recommended Operating Conditions** The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings. | Symbol | Parameter | Min. | Max. | Unit | |----------------------|---------------------------------------------|-------------------------|-------------------------|------| | V <sub>B1,2,3</sub> | High-Side Floating Supply Voltage | V <sub>S1,2,3</sub> +10 | V <sub>S1,2,3</sub> +20 | V | | V <sub>S1,2,3</sub> | High-Side Floating Supply Offset Voltage | 6-V <sub>DD</sub> | 600 | V | | $V_{DD}$ | Low-Side and Logic Fixed Supply Voltage | 10 | 20 | V | | V <sub>HO1,2,3</sub> | High-Side Output Voltage | V <sub>S1,2,3</sub> | V <sub>B1,2,3</sub> | V | | V <sub>LO1,2,3</sub> | Low-Side Output Voltage | COM | $V_{DD}$ | V | | V <sub>FO</sub> | Fault Output Voltage (FO) | V <sub>SS</sub> | $V_{DD}$ | V | | Vcs | Current-Sense Pin Input Voltage | V <sub>SS</sub> | 5 | V | | V <sub>IN</sub> | Logic Input Voltage (HIN1,2,3 and LIN1,2,3) | V <sub>SS</sub> | 5 | V | | COM | Low-side driver return | -5 | 5 | V | | T <sub>A</sub> | Ambient Temperature | -40 | +125 | °C | ### **Electrical Characteristics** $V_{BIAS}$ ( $V_{DD}$ , $V_{BS1,2,3}$ ) = 15.0 V and $T_A$ = 25°C unless otherwise specified. The $V_{IN}$ and $I_{IN}$ parameters are referenced to $V_{SS}$ and are applicable to all six channels. The $V_O$ and $I_O$ parameters are referenced to $V_{S1,2,3}$ and COM and are applicable to the respective output leads: HO1,2,3 and LO1,2,3. The $V_{DDUV}$ parameters are referenced to $V_{SS}$ . The $V_{BSUV}$ parameters are referenced to $V_{S1,2,3}$ . | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |---------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------|------|------|------|------| | Low-Side | Power Supply Section | | | • | | | | $I_{QDD}$ | Quiescent V <sub>DD</sub> Supply Current | V <sub>LIN1,2,3</sub> =0 V or 5 V, EN=0 V | | 250 | 400 | μА | | I <sub>PDD</sub> | Operating V <sub>DD</sub> Supply Current | C <sub>LOAD</sub> =1 nF, f <sub>LIN1,2,3</sub> =20 kHz, rms Value | | 550 | 750 | μА | | V <sub>DDUV+</sub> | V <sub>DD</sub> Supply Under-Voltage Positive-Going Threshold | V <sub>DD</sub> =Sweep | 7.5 | 8.5 | 9.3 | V | | V <sub>DDUV</sub> - | V <sub>DD</sub> Supply Under-Voltage Negative-Going Threshold | V <sub>DD</sub> =Sweep | 7.0 | 8.0 | 8.7 | V | | V <sub>DDHYS</sub> | V <sub>DD</sub> Supply Under-Voltage Lockout<br>Hysteresis | V <sub>DD</sub> =Sweep | | 0.5 | | V | | Bootstrap | pped Power Supply Section | | | ı | | | | V <sub>BSUV+</sub> | V <sub>BS</sub> Supply Under-Voltage Positive-Going Threshold | V <sub>BS1,2,3</sub> =Sweep | 7.5 | 8.5 | 9.3 | V | | V <sub>BSUV</sub> - | V <sub>BS</sub> Supply Under-Voltage Negative-Going Threshold | V <sub>BS1,2,3</sub> =Sweep | 7.0 | 8.0 | 8.7 | V | | V <sub>BSHYS</sub> | V <sub>BS</sub> Supply Under-Voltage Lockout<br>Hysteresis | V <sub>BS1,2,3</sub> =Sweep | V | 0.5 | | ٧ | | I <sub>LK</sub> | Offset Supply Leakage Current | V <sub>B1,2,3</sub> =V <sub>S1,2,3</sub> =600 V | | | 10 | μΑ | | I <sub>QBS</sub> | Quiescent V <sub>BS</sub> Supply Current | V <sub>HIN1,2,3</sub> =0 V or 5 V, EN=0 V | 10 | 50 | 80 | μА | | I <sub>PBS</sub> | Operating V <sub>BS</sub> Supply Current | C <sub>LOAD</sub> =1 nF, f <sub>HIN1,2,3</sub> =20 kHz, rms Value | 200 | 320 | 480 | μА | | Gate Drive | er Output Section | | | • | • | | | V <sub>OH</sub> | High-Level Output Voltage, V <sub>BIAS</sub> -V <sub>O</sub> | I <sub>O</sub> =0 mA (No Load) | | | 100 | mV | | V <sub>OL</sub> | Low-Level Output Voltage, Vo | I <sub>O</sub> =0 mA (No Load) | | | 100 | mV | | I <sub>O+</sub> | Output HIGH Short-Circuit Pulse Current <sup>(5)</sup> | V <sub>O</sub> =15 V, V <sub>IN</sub> =0 V with<br>PW≤10 µs | 250 | 350 | | mA | | I <sub>O-</sub> | Output LOW Short-Circuit Pulse Current <sup>(5)</sup> | V <sub>O</sub> =0 V, V <sub>IN</sub> =5 V with PW≤10 μs | 500 | 650 | | mA | | Vs | Allowable Negative V <sub>S</sub> Pin Voltage for HIN Signal Propagation to HO | | | -9.8 | -9.0 | V | | Logic Inp | ut Section | | | | | | | V <sub>IH</sub> | Logic "1" Input Voltage HIN1,2,3, LIN1,2,3 | | 2.5 | | | V | | V <sub>IL</sub> | Logic "0" Input Voltage HIN1,2,3, LIN1,2,3 | | | | 0.8 | V | | I <sub>IN+</sub> | Logic Input Bias Current (HO=LO=HIGH) | V <sub>IN</sub> =5 V | 77 | 100 | 143 | μА | | I <sub>IN-</sub> | Logic Input Bias Current (HO=LO=LOW) | V <sub>IN</sub> =0 V | | | 2 | μА | | R <sub>IN</sub> | Logic Input Pull-Down Resistance | | 35 | 50 | 65 | ΚΩ | | Enable Co | ontrol Section (EN) | | | | | | | V <sub>EN+</sub> | Enable Positive-Going Threshold Voltage | | 2.5 | | | V | | V <sub>EN</sub> - | Enable Negative-Going Threshold Voltage | | | | 0.8 | V | | I <sub>EN+</sub> | Logic Enable "1" Input Bias Current | V <sub>EN</sub> =5 V (Pull-Down=150 KΩ) | 15 | 33 | 50 | μΑ | | I <sub>EN-</sub> | Logic Enable "0" Input Bias Current | V <sub>EN</sub> =0 V | | | 2 | μΑ | | R <sub>EN</sub> | Logic Input Pull-Down Resistance | | 100 | 150 | 333 | ΚΩ | #### **Electrical Characteristics** $V_{BIAS}$ ( $V_{DD}$ , $V_{BS1,2,3}$ ) = 15.0 V and $T_A$ = 25°C unless otherwise specified. The $V_{IN}$ and $I_{IN}$ parameters are referenced to $V_{SS}$ and are applicable to all six channels. The $V_O$ and $I_O$ parameters are referenced to $V_{S1,2,3}$ and COM and are applicable to the respective output leads: HO1,2,3 and LO1,2,3. The $V_{DDUV}$ parameters are referenced to $V_{SS}$ . The $V_{BSUV}$ parameters are referenced to $V_{S1,2,3}$ . | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | | | |-----------------------|------------------------------------------------------|-----------------------------------------------|------|------|------|------|--|--| | Over-Curr | Over-Current Protection Section | | | | | | | | | V <sub>CSTH+</sub> | Over-Current Detect Positive Threshold | | 450 | 500 | 550 | mV | | | | V <sub>CSTH</sub> - | Over-Current Detect Negative Threshold | | | 440 | | mV | | | | V <sub>CSHYS</sub> | Over-Current Detect Hysteresis | | | 60 | | mV | | | | I <sub>CSIN</sub> | Short-Circuit Input Current | V <sub>CSIN</sub> =1 V | 5 | 10 | 15 | μΑ | | | | I <sub>SOFT</sub> | Soft Turn-Off Sink Current | | 25 | 40 | 55 | mA | | | | Fault Out | Fault Output Section | | | | | | | | | V <sub>RCINTH+</sub> | RCIN Positive-Going Threshold Voltage | | 2.7 | 3.3 | 3.9 | V | | | | V <sub>RCINTH</sub> - | RCIN Negative-Going Threshold Voltage <sup>(5)</sup> | | | 2.6 | | V | | | | V <sub>RCINHYS</sub> | RCIN Hysteresis Voltage <sup>(5)</sup> | | | 0.7 | | V | | | | I <sub>RCIN</sub> | RCIN Internal Current Source | C <sub>RCIN</sub> =2 nF | 3 | 5 | 7 | μΑ | | | | $V_{FOL}$ | Fault Output Low Level Voltage | V <sub>CS</sub> =1 V, I <sub>FO</sub> =1.5 mA | | 0.2 | 0.5 | V | | | | R <sub>DSRCIN</sub> | RCIN On Resistance | I <sub>RCIN</sub> =1.5 mA | 50 | 75 | 100 | Ω | | | | R <sub>DSFO</sub> | Fault Output On Resistance | I <sub>FO</sub> =1.5 mA | 90 | 130 | 170 | Ω | | | #### Note: ### **Dynamic Electrical Characteristics** T<sub>A</sub>=25°C, V<sub>BIAS</sub> (V<sub>DD</sub>, V<sub>BS1,2,3</sub>) = 15.0 V, V<sub>S1,2,3</sub> = COM, C<sub>RCIN</sub>=2 nF, and C<sub>Load</sub> = 1000 pF unless otherwise specified. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |---------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------|------|------|------|------| | t <sub>ON</sub> | Turn-On Propagation Delay | V <sub>LIN1,2,3</sub> =V <sub>HIN1,2,3</sub> =5 V, V <sub>S1,2,3</sub> =0 V | 350 | 500 | 650 | ns | | toff | Turn-Off Propagation Delay | V <sub>LIN1,2,3</sub> =V <sub>HIN1,2,3</sub> =0 V, V <sub>S1,2,3</sub> =0 V | 350 | 500 | 650 | ns | | $t_{R}$ | Turn-On Rise Time | V <sub>LIN1,2,3</sub> =V <sub>HIN1,2,3</sub> =5 V | 20 | 50 | 100 | ns | | t <sub>F</sub> | Turn-Off Fall Time | V <sub>LIN1,2,3</sub> =V <sub>HIN1,2,3</sub> =0 V | 10 | 30 | 80 | ns | | t <sub>EN</sub> | Enable LOW to Output Shutdown Delay | | 400 | 500 | 600 | ns | | t <sub>CSBLT</sub> | CS Pin Leading-Edge Blanking Time | | 400 | 650 | 850 | ns | | t <sub>CSFO</sub> | Time from CS Triggering to FO | From V <sub>CSC</sub> =1 V to FO Turn-Off | | 850 | 1300 | ns | | tcsoff | Time from CS Triggering to Low-Side Gate Outputs Turn-Off | From V <sub>CSC</sub> =1 V to Starting Gate Turn-Off | | 850 | 1300 | ns | | t <sub>FLTIN</sub> | Input Filtering Time <sup>(6)</sup> (HINx, LINx, EN) | | 170 | 250 | 330 | ns | | t <sub>FLTCLR</sub> | Fault-Clear Time | | | 1.30 | 2.35 | ms | | DT | Dead Time | | 230 | 320 | 400 | ns | | MDT | Dead-Time Matching (All Six Channels) <sup>(7)</sup> | | | | 50 | ns | | MT | Delay Matching (All Six Channels) <sup>(8)</sup> | | | | 50 | ns | | PM | Output Pulse-Width Matching <sup>(9)</sup> | PW <sub>IN</sub> > 1 μs | | 50 | 100 | ns | #### Notes: - 6. The minimum width of the input pulse should exceed 500 ns to ensure the filtering time of the input filter is exceeded. - 7. MDT is defined as | DT1-DT2 | referenced to Figure 38. - 8. MT is defined as an absolute value of matching delay time between High-side and Low-side. - 9. PM is defined as an absolute value of matching pulse-width between Input and Output. <sup>5.</sup> These parameters are guaranteed by design. # **Typical Characteristics** Figure 5. Turn-On Propagation Delay vs. Temperature Figure 7. Turn-On Rise Time vs. Temperature Figure 9. Enable LOW to Output Shutdown Delay vs. Temperature Figure 6. Turn-Off Propagation Delay vs. Temperature Figure 8. Turn-Off Fall Time vs. Temperature Figure 10. Fault-Clear Time vs. Temperature Figure 11. Dead Time vs. Temperature Figure 12. Dead-Time Matching vs. Temperature Figure 13. Delay Matching vs. Temperature Figure 14. Allowable Negative V<sub>S</sub> Voltage vs. Temperature Figure 15. Quiescent V<sub>DD</sub> Supply Current vs. Temperature Figure 16. Quiescent V<sub>BS</sub> Supply Current vs. Temperature Figure 17. Operating V<sub>DD</sub> Supply Current vs. Temperature vs. Temperature Figure 19. V<sub>DD</sub> UVLO+ vs. Temperature Figure 20. V<sub>DD</sub> UVLO- vs. Temperature Figure 21.V<sub>BS</sub> UVLO+ vs. Temperature Figure 22.V<sub>BS</sub> UVLO- vs. Temperature Figure 23. High-Level Output Voltage vs. Temperature vs. Temperature Figure 25. Logic HIGH Input Voltage vs. Temperature Figure 26.Logic LOW Input Voltage vs. Temperature Figure 27.Logic Input HIGH Bias Current vs. Temperature Figure 28.Logic Input LOW Bias Current vs. Temperature Figure 29. Input Pull-Down Resistance vs. Supply Voltage Figure 30. Enable Pin Pull-Down Resistance vs. Supply Voltage Figure 31. Quiescent V<sub>DD</sub> Supply Current vs. Supply Voltage Figure 32. Quiescent V<sub>BS</sub> Supply Current vs. Supply Voltage Figure 33. Operating V<sub>DD</sub> Supply Current vs. Supply Voltage Figure 34. Operating V<sub>BS</sub> Supply Current vs. Supply Voltage ### **Switching Time Definitions** Figure 35. Switching Time Waveform Definitions Figure 36.Input / Output Timing Diagram Figure 37. Detailed View of B and C Intervals During Over-Current Protection ### **Applications Information** #### 1. Dead Time Dead time is automatically inserted whenever the dead time of the external two input signals (between HINx and LINx signals) is shorter than internal fixed dead times (DT1 and DT2). Otherwise, external dead times larger than internal dead times are not modified by the gate driver and internal dead-time waveform definition is shown in Figure 38. Figure 38. Internal Dead-Time Definitions #### 2. Protection Function ### 2.1 Fault Out (FO) and Under-Voltage Lockout The high- and low-side drivers include under-voltage lockout (UVLO) protection circuitry that monitors the supply voltage for $V_{\text{DD}}$ and $V_{\text{BS}}$ independently. It can be designed to prevent malfunction when $V_{\text{DD}}$ and $V_{\text{BS}}$ are lower than the specified threshold voltage. The UVLO hysteresis prevents chattering during power-supply transitions. Moreover, the fault signal (power supply voltage FO) goes to LOW state to operate reliably during power-on events when the power supply ( $V_{\text{DD}}$ ) is below the under-voltage lockout high threshold voltage for the circuit (during $t_1 \sim t_2$ ). The UVLO circuit is not otherwise activated; shown Figure 39. If VDD is lower than 3.5 V, the fault signal cannot be driven to LOW state because VDD is not enough to drive internal circuit. Figure 39. Waveforms for Under-Voltage Lockout #### 2.2 Shoot-Through Protection The shoot-through protection circuitry prevents both high- and low-side switches from conducting at the same time, as shown Figure 40. Figure 40. Shoot-Through Protection An interlock function is a device used to prevent both high- and low-side switches from conducting at the same time as shown Figure 41. In most applications an interlock is used to help prevent a device from harming its operator or damaging itself by when two input signals of a same leg are activated simultaneously, only one output is activated. - S1 : High-side first → First input output mode - S2 : Low-side noise → No LOx output mode - S3 : High-side noise → No HOx output mode - S4 : Low-side first → First input output mode - S5 : In-phase mode → No HOx output Figure 41. Interlock Function #### 2.3 Enable Input When the EN pin is in HIGH state, the gate driver operates normally. When a condition occurs that should shut down the gate driver, the EN pin should be LOW. The enable circuitry has an input filter; the minimum input duration is specified by $t_{\text{FLTIN}}$ (typically 250 ns). Figure 42. Output Enable Timing Waveform #### 2.4 Fault-Out (FO) and Over-Current Protection FAN73895 provides an integrated fault output ( $\overline{FO}$ ) and an adjustable fault-clear timer ( $t_{FLTCLR}$ ). There are two situations that cause the gate driver to report a fault via the $\overline{FO}$ pin. The first is an under-voltage condition of low-side gate driver supply voltage ( $V_{DD}$ ) and the second is when the current-sense pin ( $\overline{CS}$ ) recognizes a fault. If a fault condition occurs, the $\overline{FO}$ pin is internally pulled to COM, the fault-clear timer is activated, and all outputs ( $\overline{HO1}$ , 2, 3 and $\overline{LO1}$ , 2, 3) of the gate driver are turned off. The fault output stays $\overline{LOW}$ until the fault condition has been removed and the fault-clear timer expires. Once the fault-clear timer expires, the voltage on the $\overline{FO}$ pin returns to pull-up voltage. The fault-clear time ( $t_{FLTCLR}$ ) is determined by an internal current source ( $l_{RCIN}$ =5 $\mu A$ ) and an external $C_{RCIN}$ at the RCIN pin, as shown as: $$t_{FLTCLR} = \frac{C_{RCIN} \times V_{RCIN,TH}}{I_{RCIN}}[s]$$ (1) The $R_{DSRCIN}$ of the MOSFET is a characteristic discharge curve with respect to the external capacitor $C_{RCIN}$ . The time constant is defined by the external capacitor $C_{RCIN}$ and the $R_{DSRCIN}$ of the MOSFET. The output of current-sense comparator (CS\_COMP) passes a noise filter, which inhibits an over-current shutdown caused by parasitic voltage spikes of $V_{\text{CS}}$ . This corresponds to a voltage level at the comparator of $V_{CSTH+}$ - $V_{CSHYS}$ = 500 mV - 60 mV =440 mV, where $V_{CSHYS}$ =60 mV is the hysteresis of the current comparator (CS\_COMP), as shown in Figure 43. **Figure 43. Over-Current Protection** Figure 44 shows the waveform definitions of RCIN, FO, and the low-side driver; which uses a soft turn-off method when an under-voltage condition of the low-side gate driver supply voltage ( $V_{DD}$ ) or the current-sense pin (CS) recognizes a fault. If a fault condition occurs, the FO Pin is internally pulled to COM and all outputs (HO1, 2, 3 and LO1, 2, 3) of the gate driver are turned off. Low-side outputs decline linearly by the internal sink current source ( $I_{SOFT}$ =40mA) for soft turn-off, as shown in Figure 44. Figure 44. R<sub>CIN</sub> and Fault-Clear Waveform Definition #### 3. Noise Filter ### 3.1 Input Noise Filter Figure 45 shows the input noise filter method, which has symmetry duration between the input signal $(t_{\text{INPUT}})$ and the output signal $(t_{\text{OUTPUT}})$ and helps to reject noise spikes and short pulses. This input filter is applied to the HINx, LINx, and EN inputs. The upper pair of waveforms (Example A) shows input signal duration $(t_{\text{INPUT}})$ much longer than input filter time $(t_{\text{FLTIN}})$ ; it is approximately the same duration between the input signal time $(t_{\text{INPUT}})$ and the output signal time $(t_{\text{OUTPUT}})$ . The lower pair of waveforms (Example B) shows an input signal time $(t_{\text{INPUT}})$ slightly longer than input filter time $(t_{\text{FLTIN}})$ ; it is approximately the same duration between input signal time $(t_{\text{INPUT}})$ and the output signal time $(t_{\text{OUTPUT}})$ . Figure 45.Input Noise Filter Definition ### 3.2. Short-Pulsed Input Noise Rejection Method The input filter circuitry provides protection against short-pulsed input signals (HINx, LINx, and EN) on the input signal lines by applied noise signal. If the input signal duration is less than input filter time $(t_{\text{FLTIN}})$ , the output does not change states. Example A and B of the Figure 46 show the input and output waveforms with short-pulsed noise spikes with a duration less than input filter time; the output does not change states. Figure 46. Noise Rejecting Input Filter Definition Figure 47 shows the characteristics of the input filters while receiving narrow ON and OFF pulses. If input signal pulse duration, $PW_{IN}$ , is less than input filter time, $t_{FLTIN}$ ; the output pulse, $PW_{OUT}$ , is zero. The input signal is rejected by input filter. Once the input signal pulse duration, $PW_{IN}$ , exceeds input filter time, $t_{FLTIN}$ , the output pulse durations, $PW_{OUT}$ , matches the input pulse durations, $PW_{IN}$ . FAN73895 input filter time, $t_{FLTIN}$ , is about 250 ns for the high- and low-side outputs. Figure 47. Input Filter Characteristic of Narrow ON ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and exp ### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative