## **GN4121 x1 Lane PCI Express to Local Bridge** **Data Sheet** ## **Revision History** | Version | ECR | Date | Changes and Modifications | |---------|--------|-----------|------------------------------------------------------| | 0 | 152184 | June 2009 | Became Data Sheet. Added LCLK_MODE[3] to Table 3-12. | | Α | 150817 | May 2009 | New document. | ## **Contents** | 1. Introduction | 3 | |-------------------------------------------------------|----| | 1.1 Features | 3 | | 1.2 Live on Power-up | 4 | | 1.3 FPGA On-the-Fly Configuration Loader | 5 | | 1.4 Local Bus Interface | 5 | | 1.5 Virtual Channel Support | 6 | | 1.6 PCI Express Application Layer | 6 | | 1.7 Interrupt Controller | 6 | | 1.8 2-Wire Serial Controller | 6 | | 1.9 Data Sheet Usage | 6 | | 1.10 Getting Help from Gennum | 7 | | 1.11 Getting Answers to PCI Express Related Questions | 7 | | 2. Pin Descriptions | 8 | | 2.1 Pin Assignments | 8 | | 2.2 Pin Descriptions | 9 | | 3. Electrical Characteristics | 15 | | 3.1 Absolute Maximum Ratings | 15 | | 3.2 Operating Conditions | 15 | | 3.3 DC Electrical Characteristics | 16 | | 3.4 PCI Express Electrical Characteristics | 17 | | 3.4.1 PCI Express Transmitter Characteristics | 17 | | 3.4.2 PCI Express Receiver Characteristics | 20 | | 3.4.3 Local Bus Timing | 21 | | 3.4.4 Local Clocks' Pins Settings | 23 | | 4. Overview | 24 | | 4.1 GN4121 Signals | 25 | | 5. Package & Ordering Information | 26 | | 5.1 Package Dimensions | 26 | | 5.2 Packaging Data | 27 | | 5.3 Ordering Information | 27 | ## GN4121 x1 Lane PCI Express to Local Bridge Data Sheet ### 1. Introduction For the past decade, PCI has been a dominant interconnect for both PC and embedded systems. With the shift to high-speed serial interfaces, PCI Express® is quickly replacing parallel PCI. As a leader in providing solutions for high-speed serial communications, Gennum has developed the GN412x family of PCI bridge controller components to complement FPGA devices. The GN4121 is specifically designed to take advantage of the architectural features of low-cost FPGA devices that do not have PCI Express capable SerDes on-chip. The result is a low-cost bridging solution for high-performance native PCI Express bridging. The GN4121 is a desirable companion to large FPGA devices, where the requirement for firmware upgrading and on-the-fly reconfiguration are required. The GN4121 is a single lane PCI Express to local bus bridge that is designed to work as a companion for FPGA devices to provide a complete bridging solution for general applications. In addition to a PCI Express compliant PHY interface, the GN4121 contains the link and transaction layers, and an applications interface that is ideally suited to FPGA interfacing using a small number of pins. Since the PCI Express transaction/link IP is hard-wired into the GN4121, there is no need to license PCIe IP. The level of integration and very low power operation of the GN4121 make it an ideal alternative to using a PIPE PHY, where IP licensing and the cost of FPGA resources and power consumption is unattractive by comparison. Using the GN4121, allows FPGA resources to be spent on what differentiates the product, rather than on implementing the PCI Express protocol. ### 1.1 Features - 1 Lane PCI Express interface - Complies with PCI Express Base Specification 1.1 - On-chip PHY, transaction, and link layer eliminates the cost of IP licensing - One hardware virtual channel supported - Payload size of up to 512 bytes with up to three outstanding transactions in each direction - Supports 3x64-bit base address registers - Provides flexible power management capability - Provides pin efficient local bus interface for easy attachment to popular low-cost FPGA devices - Uses DDR SSTL I/O for high-speed data transfer (up to 500MB/s) - FPGA source code provided for 64-bit master/target read/write buses for easy user logic attachment - Local bus may be operated asynchronously to the PCIe clock rate for power optimization - "Live" on power up - On-chip type 0 PCI configuration space enables auto detection without FPGA activity - On-chip extended configuration space supports power management, serial number, MSI, and PCIe capability registers - FPGA bitstream loader - Allows easy configuration of the attached FPGA through PCIe - Provides on-the-fly FPGA reconfiguration capability - 2-wire master/target - Boot master mode allows PCI configuration space defaults to be loaded from a small EEPROM upon system reset - General master mode allows attached 2-wire devices to be read/written - Target mode allows internal registers to be accessed from an external circuit or processor A simplified block diagram of the GN4121 chip is shown in Figure 1-1. Figure 1-1: GN4121 with FPGA Simplified Block Diagram ## 1.2 Live on Power-up Since the GN4121 contains a complete type 0 PCI configuration space, it is live on power-up so that a plug-and-play BIOS can auto-detect it and enumerate it without an attached FPGA having to be configured. ## 1.3 FPGA On-the-Fly Configuration Loader An FPGA bitstream may be downloaded from the host system over PCIe to the attached FPGA using the on-chip FPGA configuration loader. This eliminates the expense of a dedicated FPGA ROM and makes on-the-fly reconfiguration and firmware upgrades simple. The ability to dynamically configure an attached FPGA over PCIe makes the GN4121 an ideal companion to all ranges of FPGA devices, including large SerDes capable devices, that require reconfiguration or firmware upgrades over PCIe. ### 1.4 Local Bus Interface The local bus interface uses a combination of single and dual data rate SSTL I/O to accomplish very high data rates in the fewest possible pins. A singe data rate clock is used for SSTL control signals and separate dual data rate source synchronous clocking is used for the DDR SSTL data. The SDR control signals operate at up to 125MHz and the DDR I/O operate at up to 250MT/s across 16 bits using a 125MHz DDR clock. This provides 500MB/s in each direction. The local bus may operate asynchronously from the PCI Express rate. In order to save power, the local bus clock can operate at the lowest possible rate required by an application. The local bus protocol facilitates four types of transactions: - PCIe-to-Local Target Writes: A PCIe agent (such as the host processor/root complex) writes data to the local bus. - PCIe-to-Local Target Reads: A PCIe agent reads data from the local bus. Reads are split into a request phase (address phase) and a completion phase (data phase). - Local-to-PCIe Master Writes: The attached FPGA writes data to a PCIe device (such as host memory via a root complex). - Local-to-PCIe Master Reads: The attached FPGA reads data from a PCIe device. The PCIe-to-Local transactions would typical involve a target controller implemented in the FPGA. Local-to-PCIe Master transactions allow a DMA controller in the FPGA to access PCI Express devices. ### 1.5 Virtual Channel Support The GN4121 has one virtual channel that support the eight PCIe defined traffic classes. ### 1.6 PCI Express Application Layer The on-chip applications layer transfers data between the PCI Express port and an attached FPGA using the local bus interface. It provides a mechanism to access internal registers through configuration space access and through one of the Base Address Registers (BAR4). The applications layer supports the transmission of message signalled interrupts. ## 1.7 Interrupt Controller A flexible interrupt controller automatically generates PCIe message signalled interrupts from either external pins (GPIO pins) or internally generated interrupt sources. The interrupt controller can route any interrupt source to up to four GPIO pins. ### 1.8 2-Wire Serial Controller An on-chip I<sup>2</sup>C compatible controller provides both a master and target mode. After device reset, default configuration register values, such as Subsystem Vendor ID and BAR sizes, can be automatically loaded from a small serial EEPROM. After initialization, an external 2-wire master can access on-chip registers to read/write them. ### 1.9 Data Sheet Usage The GN4121 Data Sheet includes detailed specifications on GN4121 device. However, there are other complementary documents to assist designers available on the Gennum Web site: <a href="https://www.gennum.com/mygennum">www.gennum.com/mygennum</a>. A complete set of documentation includes the following: - GN4121 Data Sheet (this document) - GN412x PCI Express Family Reference Manual (Document ID: 52624), which provides the details on functionality and the register map associated with the GN412x family of chips - GN4121 Master List of Documents & Electronic Files (Document ID: 52571), which provides a summary of the content of the documentation & electronic files, to help navigate the content on MyGennum - Reference Design Kit (RDK) board and the asssociated documentation Following chapters detail the specifications of the GN4121: - 2. Pin Descriptions - 3. Electrical Characteristics - 5. Package & Ordering Information Before finalizing a system design based on the GN4121, please contact Gennum to verify that you have the most recent specifications. Gennum is constantly trying to improve the quality of its product documentation. If you have any questions or comments, please contact Gennum Technical Support. ### 1.10 Getting Help from Gennum For technical support, contact Gennum by telephone or e-mail. E-mail ensures the quickest response. The most up-to-date technical support information is also posted on the Gennum website. E-mail: vbapps@gennum.com. ## 1.11 Getting Answers to PCI Express Related Questions This data sheet assumes a basic understanding of the PCI Express Specification. If you are looking for a copy of the specification please contact the PCI Special Interest group at 503-619-0569 or visit their Web site at: http://www.pcisig.com. If you are not familiar with the PCI Express specification, a good place to start is by reading one of several books on the subject. One of the most popular is PCI Express System Architecture written by Tom Shanley, Don Anderson, and Ravi Budruk (published by MindShare Inc.). # 2. Pin Descriptions ## 2.1 Pin Assignments Figure 2-1: GN4121 Pin Assignment | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | |---|--------------|--------------|---------------|----------------|----------------|----------------|----------------|---------------|----------------|------------------|-----------------|-------------------|-------------------|-----------------|------------------|----------------|---| | Α | VSS_<br>PCIE | PERn | VSS_<br>PCIE | DBG0 | DBG7 | GPIO15 | GPIO9 | SPRI_CLK | TDI | GPIO7 | GPIO6 | SPRI_<br>DONE | GPIO4 | TDO | PLL_TEST<br>_OUT | VSS | Α | | В | VDD_<br>PCIE | PERp | NC | DBG2 | DBG6 | GPIO13 | GPIO14 | RSTIN | GPIO8 | SPRI_<br>DATAOUT | SCLK | TRST | SPRI_XI_<br>SWAP | SPRI_<br>STATUS | VSS | L2P_<br>DATA15 | В | | С | PETp | VSS_<br>PCIE | VDD_<br>PCIE | VSS | DBG5 | DBG1 | GPIO12 | GPIO10 | RSTOUT<br>33 | GPIO2 | SPRI_<br>CONFIG | SDATA | LB_REF_<br>CLK_MO | VSS | L2P_<br>DATA7 | L2P_<br>DATA14 | C | | D | PETn | VSS_<br>PCIE | VDD_<br>PCIE | VSS | VDDC | SCAN_EN | DBG3 | VDDC | GPIO3 | NC | GPIO1 | LB_REF_<br>CLK_MI | VDDC | NC | L2P_<br>DATA6 | VDDC | D | | E | VDDP | NC | VSS_<br>PCIE | VCCO33 | EEPROM<br>_EN | TEST_EN | DBG4 | VCCO33 | VCCO33 | VDDC | GPIO5 | GPIO0 | VDDC | NC | L2P_<br>DATA5 | L2P_<br>DATA13 | Е | | F | VTT_AB | NC | VSS_<br>PCIE | NC | VDDW | VDDC | GPIO11 | VCCO33 | VCCO33 | TMS | TCK | VDDC | VDDC | L2P_RDY | L2P_<br>DATA4 | L2P_<br>DATA12 | F | | G | NC | VSS_<br>PCIE | VDDAUX | VSS | PECLKINp | VSS | VSS | VSS | VSS | VSS | VSS | VDDC | NC | L2P_EDB | L2P_<br>CLKn | L2P_<br>CLKp | G | | Н | NC | VSS_<br>PCIE | PCIE_<br>VDDA | VDDC | PECLKINn | VSS | VSS | VSS | VSS | VSS | VCCO18 | VCCO18 | VSS | L2P_<br>DFRAME | VDDC | L2P_<br>VALID | Н | | J | NC | VSS_<br>PCIE | PCIE_<br>VDDA | VSS | VSS | NC | VSS | VSS | VSS | VSS | VCCO18 | VCCO18 | VDDC | NC | L2P_<br>DATA3 | L2P_<br>DATA11 | J | | K | NC | VSS_<br>PCIE | VSS | VDDP | VDDW | LCLK_<br>MODE3 | VSS | VSS | VSS | VSS | VSS | VSS | NC | L_WR_<br>RDY | VDDC | L2P_<br>DATA10 | K | | L | VSS | NC | VSS_<br>PCIE | LCLK_<br>MODE2 | VDDC | VDDC | NC | VCCO18 | VCCO18 | VDDC | VSS | VSS | VDDC | NC | L2P_<br>DATA2 | L2P_<br>DATA9 | L | | M | VTT_CD | NC | VSS_<br>PCIE | LCLK_<br>MODE1 | LCLK_<br>MODE0 | VDDC | VSS | VCCO18 | VCCO18 | VDDC | VSS | VSS | NC | P_RD_<br>D_RDY | L2P_<br>DATA1 | VDDC | М | | N | NC | VSS_<br>PCIE | VDD_<br>PCIE | NC | VSS | RX_<br>ERROR | NC | VDDC | P_WR<br>_REQ | VDDC | NC | P_WR<br>_RDY | PLL_<br>AVSS | TX_<br>ERROR | L2P_<br>DATA0 | L2P_<br>DATA8 | N | | Р | NC | VSS_<br>PCIE | VDD_<br>PCIE | VSS | P2L_<br>DATA15 | VDDC | P2L_<br>VALID | P2L_CLKp | P2L_RDY | NC | NC | VC_<br>RDY | VDDC | LCLK | VDDC | RSTOUT<br>18 | Р | | R | VDD_PCIE | NC | VSS | P2L_<br>DATA14 | P2L_<br>DATA13 | P2L_<br>DATA12 | P2L_<br>DFRAME | P2L_CLKn | P2L_<br>DATA11 | VREF | P2L_<br>DATA10 | P2L_<br>DATA9 | P2L_<br>DATA8 | NC | VSS | LCLKn | R | | Т | VSS_PCIE | NC | VSS_PCIE | VDDC | P2L_<br>DATA7 | P2L_<br>DATA6 | P2L_<br>DATA5 | P2L_<br>DATA4 | P2L_<br>DATA3 | P2L_<br>DATA2 | P2L_<br>DATA1 | VDDC | P2L_<br>DATA0 | PLL_<br>AVDD | NC | VSS | Т | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | | | | | | | 3. | 3V | 1.8V | 1 | 2V | 900mV | 0 | V | | | | | | ## 2.2 Pin Descriptions Table 2-1: GN4121 Pin Descriptions | Group | Pin No. | No. of<br>Pins | Pin Name | I/O | Description | |--------|---------|----------------|-----------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Global | В8 | 1 | RSTIN | I | Global Asynchronous Reset (Active LOW).<br>LVCMOS, 3.3V, input, hysteresis. | | | C9 | 1 | RSTOUT33 | 0 | Reset Output; 3.3V (Active LOW).<br>3.3 V LVCMOS, totem-pole. | | | D12 | 1 | LB_REF_CLK_MI | I | Local Bus Reference Clock Crystal or Oscillator Input. | | | C13 | 1 | LB_REF_CLK_MO | 0 | Local Bus Reference Clock Crystal feedback output. Functional mode only. | | | H3, J3 | 2 | PCIE_VDDA | Р | Clock Reference Analog Supply. (1.2V) | | | G5, H5 | 2 | PECLKINp,<br>PECLKINn | I | PCIe Reference Clock Signal. For a PCI Express add-in card, these signals should be driven by the card edge connector and AC coupled using 150nF capacitors. | | | E5 | 1 | EEPROM_EN | I | Used to report that EEPROM is present. (1 = present) LVCMOS, 3.3V, input. EEPROM_EN should be tied HIGH, to allow the internal GN4121 registers to load on power up from the EEPROM. Refer to Initialization from a 2-Wire EEPROM in the GN412x PCI Express | | | | | | | Family Reference Manual on what is required for EEPROM boot up options. | | Group | Pin No. | No. of<br>Pins | Pin Name | I/O | Description | |--------------------------------------------|-----------------------------------------------------------------------------------|----------------|--------------|-----|-------------------------------------------------------------------------------------------------| | Global:<br>Test Interface | A9 | 1 | TDI | I | JTAG Test Data Input.<br>LVCMOS, 3.3V, input, pull-up. | | | F10 | 1 | TMS | I | JTAG Test Mode Select Input.<br>LVCMOS, 3.3V, input, pull-up. | | | F11 | 1 | TCK | I | JTAG Test Clock.<br>LVCMOS, 3.3V, input. | | | B12 | 1 | TRST | I | JTAG Test Reset.<br>LVCMOS, 3.3V, input, hysteresis, pull-up. | | | A14 | 1 | TDO | 0 | JTAG Test Data Output.<br>LVTTL, 3.3V, output, 6mA, tristate. | | | D6 | 1 | SCAN_EN | I | Scan Enable (Tied LOW for normal operations).<br>LVCMOS, 3.3V, input, pull-down. | | | E6 | 1 | TEST_EN | 1 | Test Mode Enable (Tied LOW for normal operations). LVCMOS, 3.3V, input, pull-down. | | | A15 | 1 | PLL_TEST_OUT | I/O | PLL Test Output (No connect for normal operations). LVCMOS, 3.3V, bidirectional, 4mA, tristate. | | Global:<br>2-Wire<br>Interface | B11 | 1 | SCLK | I/O | Two-wire Clock port. LVCMOS, 3.3V, bidirectional, 4mA, tristate. | | interface | C12 | 1 | SDATA | I/O | Two-wire Data port. LVCMOS, 3.3V, bidirectional, 4mA, tristate. | | Global:<br>General<br>Purpose<br>Interface | A6, B7, B6, C7,<br>F7, C8, A7, B9,<br>A10, A11, E11,<br>A13, D9, C10,<br>D11, E12 | 16 | GPIO[15:0] | I/O | General Purpose Input/Output. LVCMOS, 3.3V, bidirectional, 4mA, tristate. | | Global:<br>Debug<br>Interface | A5, B5, C5, E7,<br>D7, B4, C6, A4 | 8 | DBG[7:0] | I | Debug Bus Port (Tied LOW for normal operations). LVCMOS, 3.3V, input, pull-down. | | Group | Pin No. | No. of<br>Pins | Pin Name | I/O | Description | |--------------------------------------------------|----------------------------------------------------------------------------|----------------|---------------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------| | Global:<br>Serial<br>Programming | A8 | 1 | SPRI_CLK | I/O | Serial Programming Interface (FPGA<br>Configuration Loader).<br>LVCMOS, 3.3V, bidirectional, 12mA, tristate. | | Interface | B10 | 1 | SPRI_DATAOUT | I/O | Serial Programming Interface (FPGA<br>Configuration Loader).<br>LVCMOS, 3.3V, bidirectional, 12mA, tristate. | | | C11 | Pins 1 | Serial Programming Interface (FPGA Configuration Loader). LVCMOS, 3.3V, bidirectional, 12mA, tristate. | | | | | A12 | 1 | SPRI_DONE | I/O | Serial Programming Interface (FPGA<br>Configuration Loader).<br>LVCMOS, 3.3V, bidirectional, 12mA, tristate. | | | B13 | 1 | SPRI_XI_SWAP | I/O | Serial Programming Interface (FPGA<br>Configuration Loader).<br>LVCMOS, 3.3V, bidirectional, 12mA, tristate. | | | B14 | 1 | SPRI_STATUS | I/O | Serial Programming Interface (FPGA<br>Configuration Loader).<br>LVCMOS, 3.3V, bidirectional, 12mA, tristate. | | PCI Express<br>Link:<br>PCIe x1 PHY<br>interface | A1, A3, C2, D2, 16<br>E3, F3, G2, H2,<br>J2, K2, L3, M3,<br>N2, P2, T1, T3 | | VSS_PCIE | G | PHY VSS. | | | B1, C3, D3, N3,<br>P3, R1 | 6 | VDD_PCIE | Р | PHY VDD.<br>1.2V (Core) | | | G3 | 1 | VDDAUX | Р | PHY VDDAUX.<br>1.2V | | | F1 | 1 | VTT_AB | Р | PCIe PHY transmit termination lanes A/B. Driven to voltage VTT. 1.5V See Table 3-6. | | | M1 | 1 | VTT_CD | Р | PCIe PHY transmit termination lanes C/D. Driven to voltage VTT. 1.5V See Table 3-6. | | PCI Express<br>Link:<br>PCIe Transmit | D1 | 1 | PETn | 0 | PCIe Transmit -Bus Lane A. CML | | [Output from<br>the device] | C1 | 1 | РЕТр | 0 | PCle Transmit +Bus Lane A. CML | | PCI Express<br>Link:<br>PCIe Receive | A2 | 1 | PERn | I | PCIe Receive -Bus Lane A. | | [Input to the device] | B2 | 1 | PERp | I | PCIe Receive +Bus Lane A. CML | | Group | Pin No. | No. of<br>Pins | Pin Name | I/O | Description | |------------------------------------------------|----------------------------------------------------------------------------------|----------------|-----------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Local Bus | P14, R16 | 2 | LCLK, LCLKn | 0 | Local Bus Clock.<br>SSTL, 1.8V, differential | | | K6, L4, M4, M5 | 4 | LCLK_MODE[3:0] | I | Selects the clock mode.<br>LVCMOS, 3.3V, input, pull-down. | | | P16 | 1 | RSTOUT18 | 0 | Reset Output; 1.8V (Active LOW).<br>CMOS, 1.8V, output | | Local Bus:<br>PCle to Local<br>[Inbound Data] | P9 | 1 | P2L_RDY | I | Rx Buffer Full Flag.<br>SSTL, 1.8V, input. | | [insound Sata] | P5, R4, R5, R6,<br>R9, R11, R12,<br>R13, T5, T6, T7,<br>T8, T9, T10, T11,<br>T13 | 16 | P2L_DATA[15:0] | 0 | Parallel Receive Data.<br>SSTL, 1.8V, output | | | R7 | 1 | P2L_DFRAME | 0 | Receive Frame.<br>SSTL, 1.8V, output | | | P7 | 1 | P2L_VALID | 0 | Receive Data Valid.<br>SSTL, 1.8V, output | | | P8, R8 | 2 | P2L_CLKp,<br>P2L_CLKn | 0 | Receiver Source Synchronous Clock.<br>SSTL, 1.8V, output, differential | | Local Bus:<br>Inbound Buffer<br>Request/Status | N9 | 1 | P_WR_REQ | 0 | PCIe Write Request.<br>SSTL, 1.8V, output | | nequest/3tatus | N12 | 1 | P_WR_RDY | ı | PCIe Write Ready.<br>SSTL, 1.8V, input. | | | N6 | 1 | RX_ERROR | I | Receive Error.<br>SSTL, 1.8V, input. | | | P12 | 1 | VC_RDY | 0 | Virtual Channel Ready Status. This provides a VC_RDY output to indicate the DL_UP <sup>1</sup> status of the Virtual Channel. This can be used to provide a synchronous reset to the external application in the event the Virtual Channel goes down e.g. hot reset initiated by PCle host. SSTL, 1.8V, output | | Group | Pin No. | No. of<br>Pins | Pin Name | I/O | Description | |------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------|-----|----------------------------------------------------------------------------------------------------------| | Local Bus:<br>Local PCle<br>[Outbound<br>Data] | B16, C16, E16,<br>F16, J16, K16,<br>L16, N16, C15,<br>D15, E15, F15,<br>J15, L15, M15,<br>N15 | 16 | L2P_DATA[15:0] | I | Parallel Transmit Data.<br>SSTL, 1.8V, input. | | | H14 | 1 | L2P_DFRAME | I | Transmit Data Frame.<br>SSTL, 1.8V, input. | | | H16 | 1 | L2P_VALID | I | Transmit Data Valid.<br>SSTL, 1.8V, input. | | | G14 | 1 | L2P_EDB | I | End-of-Packet Bad Flag. When a packet is considered bad and is terminated with EDB. SSTL, 1.8V, input. | | | G16, G15 | 2 | L2P_CLKp,<br>L2P_CLKn | Î | Transmitter Source Synchronous Clock. SSTL, 1.8V, input, differential. | | Local Bus:<br>Outbound | F14 | 1 | L2P_RDY | 0 | Tx Buffer Full Flag.<br>SSTL, 1.8V, output | | Buffer Status | K14 | 1 | L_WR_RDY | 0 | Local-to-PCle Write.<br>SSTL, 1.8V, output | | | M14 | 1 | P_RD_D_RDY | 0 | PCIe-to-Local Read Response Data Ready.<br>SSTL, 1.8V, output | | | N14 | 1 | TX_ERROR | 0 | Transmit Error.<br>SSTL, 1.8V, output | | Power | F5, K5 | 2 | VDDW | Р | 3.3V | | | R10 | 1 | VREF | Р | 900mV reference voltage for SSTL I/O | | | T14 | 1 | PLL_AVDD | Р | 1.2V PLL supply voltage | | | D5, D8, D13,<br>D16, E10, E13,<br>F6, F12, F13,<br>G12, H4, H15,<br>J13, K15, L5, L6,<br>L10, L13, M6,<br>M10, M16, N8,<br>N10, P6, P13,<br>P15, T4, T12 | 28 | VDDC | P | 1.2V core power | | | E1, K4 | 2 | VDDP | Р | 3.3V | | | H11, H12, J11,<br>J12, L8, L9, M8,<br>M9 | 8 | VCCO18 | Р | Power for 1.8V I/O | | | E4, E8, E9, F8,<br>F9 | 5 | VCCO33 | Р | Power for 3.3V I/O | | Group | Pin No. | No. of<br>Pins | Pin Name | I/O | Description | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ground | N13 | 1 | PLL_AVSS | G | PLL Ground. This pin is internally connected to VSS and, for noise isolation, should not be connected to VSS externally. Refer to the Gullwing-x1 RDK schematics and PCB layout for proper implementation. | | | A16, B15, C4,<br>C14, D4, G4, G6,<br>G7, G8, G9,<br>G10, G11, H6,<br>H7, H8, H9,<br>H10, H13, J4, J5,<br>J7, J8, J9, J10,<br>K3, K7, K8, K9,<br>K10, K11, K12,<br>L1, L11, L12,<br>M7, M11, M12,<br>N5, P4, R3, R15,<br>T16 | 43 | VSS | G | Ground. | | No Connect | B3, D10, D14,<br>E2, E14, F2, F4,<br>G1, G13, H1, J1,<br>J6, J14, K1, K13,<br>L2, L7, L14, M2,<br>M13, N1, N4,<br>N7, N11, P1,<br>P10, P11, R2,<br>R14, T2, T15 | 31 | NC | _ | No Connect. | <sup>1.</sup> Data Link Layer indicates that a connection with the upstream devices has been established. ## 3. Electrical Characteristics ## 3.1 Absolute Maximum Ratings **Table 3-1: Absolute Maximum Ratings** | Parameter | Value | |---------------------------|--------------------------------| | Core Supply Voltage | -0.5V to +1.8 VDC | | SSTL IO Supply Voltage | -0.5V to +2.5 V <sub>DC</sub> | | LVCMOS IO Supply Voltage | -0.5V to +4.6 V <sub>DC</sub> | | Input ESD Voltage (HBM) | 2kV | | Storage Temperature Range | -50°C < T <sub>s</sub> < 125°C | | Solder Reflow Temperature | 260°C | ## **3.2 Operating Conditions** ### **Table 3-2: Operating Conditions** All electrical characteristics are valid over the range of these operating conditions, unless otherwise noted. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |-------------------------------------------------------------------------------|---------------------|------------|------|-----|------|-------|-------| | Core Supply Voltage on pins<br>VDDC, VDD_PCIE, VDDAUX,<br>PLL_AVDD, PCIE_VDDA | V <sub>CORE</sub> | - | 1.14 | 1.2 | 1.26 | V | ±5% | | SSTL IO Supply Voltage on pins VCCO18 | V <sub>VCCO18</sub> | - | 1.71 | 1.8 | 1.89 | V | ±5% | | LVCMOS IO and 3.3V Core<br>Supply Voltage: pins VCCO33,<br>VDDW, VDDP | V <sub>VCCO33</sub> | - | 3.0 | 3.3 | 3.6 | V | ±10% | | Operating Temperature<br>Range | T <sub>A</sub> | Ambient | 0 | 25 | 85 | °C | | ### 3.3 DC Electrical Characteristics ### **Table 3-3: DC Electrical Characteristics** Power and current limits listed have been derived from design and characteristics data. They are not 100% tested in production. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |-------------------------------------------------------------------------------|---------------------|-------------------------|-----|------------------|-------------------------------|-------|-------| | Power Consumption | $P_{D}$ | PCle x1,<br>LCLK=100MHz | - | 475 | 695 | mW | 1 | | Total Core Supply Current on pins VDDC, VDD_PCIE, VDDAUX, PLL_AVDD, PCIE_VDDA | I <sub>CORE</sub> | - | - | 70 <sup>2</sup> | –<br>(See Note <sup>3</sup> ) | mA | - | | SSTL IO Supply Current | I <sub>VCCO18</sub> | _ | - | 320 <sup>4</sup> | -<br>(See Note 3) | mA | - | | LVCMOS IO and 3.3V Core<br>Supply Current: pins VCCO33,<br>VDDW, VDDP | I <sub>VCCO33</sub> | - | - | 40 <sup>5</sup> | -<br>(See Note 3) | mA | _ | - 1. Data is based on an application circuit equivalent to that used on the GN4121 RDK board (Gullwing-x1), typical operating conditions, PCIe negotiated to 1 lane, default PCIe PHY settings, 100MHz local bus operation, and with concurrent data traffic at 75% bus utilization. Doesn't include power dissipated by components outside of the GN4121. - 2. This information is intended to guide power supply design. Data is based on an application circuit equivalent to that used on the GN4121 RDK board (Gullwing-x1), typical operating conditions, 100MHz local bus operation, and with concurrent data traffic at 75% bus utilization. - 3. Maximum supply current will vary greatly depending on the application circuit and device usage. A specific application's maximum current can be be predicted by measuring current under high temperature, high supply and full load conditions. To this resultant number, the following factors needed to be added: - +25% for $I_{\mbox{\footnotesize CORE}}$ - +35% for $I_{VCCO18}$ - +25% for I<sub>VCCO33</sub> - 4. See Note 2. Based on use of 22-ohm serial termination and 51-ohm parallel termination in the application circuit. - 5. See Note 2. Also includes current draw from an LDO used to power VTT\_AB and VTT\_CD. **Table 3-4: DC Electrical Characteristics for LVCMOS Buffers** | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |---------------------------|-----------------|---------------|-----|-----|-----|-------|-------| | High-level input voltage | V <sub>IH</sub> | - | 2 | - | - | V | - | | Low-level input voltage | VIL | _ | _ | - | 0.8 | V | - | | Input leakage current | IL | _ | _ | - | ±5 | μΑ | - | | High-level output voltage | V <sub>OH</sub> | IOH = -100 μA | 2.8 | _ | _ | V | _ | | Low-level output voltage | VOL | IOL = 100 μA | _ | - | 0.2 | V | _ | **Table 3-5: DC Electrical Characteristics for SSTL Buffers** | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |-------------------------------|------------------|------------|-----------------------|------------------|------------------------------|-------|-------| | VREF input reference voltage | V <sub>REF</sub> | - | 833 | 900 | 969 | mV | 1 | | SSTL termination voltage | V <sub>TT</sub> | - | V <sub>REF</sub> -40 | V <sub>REF</sub> | V <sub>REF</sub> +40 | mV | 2 | | High-level input voltage (DC) | V <sub>IH</sub> | _ | V <sub>REF</sub> +125 | - | V <sub>VCCO18</sub> +<br>300 | mV | _ | | Low-level input voltage (DC) | $V_{IL}$ | - | -300 | - | V <sub>REF</sub> -125 | mV | - | | High-level input voltage (AC) | V <sub>IH</sub> | - | V <sub>REF</sub> +250 | - | _ | mV | _ | | Low-level input voltage (AC) | $V_{IL}$ | - | - | - | V <sub>REF</sub> -250 | mV | - | <sup>1.</sup> Typically the value of VREF is expected to be 50% \* VDDQ of the transmitting device. Peak to peak AC noise on VREF may not exceed +/- 2% of VREF. ## **3.4 PCI Express Electrical Characteristics** ### **3.4.1 PCI Express Transmitter Characteristics** **Table 3-6: Transmitter Characteristics** | Symbol | Description | Min | Typical | Max | Unit | |-----------------------------------|--------------------------------------------------------|---------|-----------------------------------------------|------|------| | Voltage Parameters | | | | | | | V <sub>TX-DIFF</sub> <sup>1</sup> | Output voltage compliance @ typica | l swing | | | | | | V <sub>TX-DIFFp</sub> (peak-to-peak, single ended) | 400 | 500 | 600 | mV | | | V <sub>TX-DIFFpp</sub> (peak-to-peak,<br>differential) | 800 | 1000 | 1200 | mV | | V <sub>TT</sub> | Transmitter termination voltage | 1.2 | 1.5 | 1.89 | V | | V <sub>OL</sub> | Low-level output voltage | - | V <sub>TT</sub> - 1.5 * V <sub>TX-DIFFp</sub> | - | V | <sup>2.</sup> The termination voltage VTT should track the reference voltage VREF. | Symbol | Description | Min | Typical | Max | Unit | |----------------------------------------------|----------------------------------------------------------------------------------------------------|--------|-----------------------------------------------|-------------------|-----------------| | V <sub>OH</sub> | High-level output voltage | _ | V <sub>TT</sub> - 0.5 * V <sub>TX-DIFFp</sub> | - | V | | V <sub>TX-DC-CM</sub> | Transmit common-mode voltage | 0 | V <sub>TT</sub> - V <sub>TX-DIFFp</sub> | 3.6 | V | | V <sub>TX-CM-DCACTIVE</sub> - | Absolute Delta of DC Common Mode<br>Voltage During L0 and Electrical Idle. | - | - | 100 | mV | | V <sub>TX-DE-RATIO</sub> | De-emphasized differential output voltage | 0 | -3.35 | -7.96 | dB <sup>2</sup> | | V <sub>TX-IDLE-DIFFp</sub> | Electric Idle differential peak voltage | _ | - | 20 | mV | | V <sub>TX-RCV-DETECT</sub> | Voltage change during Receive<br>Detection | -, | - | 600 | mV | | RL <sub>TX-DIFF</sub> | Transmitter Differential Return loss | 10 | _ | - | dB | | RL <sub>TX-CM</sub> | Transmitter Common Mode Return<br>loss | 6 | - | _ | dB | | Z <sub>OSE</sub> | Single-ended output impedance | 40 | 50 | 60 | Ω | | Z <sub>TX-DIFF-DC</sub> | DC Differential TX Impedance | 80 | 100 | 120 | Ω | | T <sub>TX-RISE</sub> , T <sub>TX-FALL</sub> | Rise / Fall time of TxP, TxN outputs | .125 | - | | UI <sup>3</sup> | | Jitter Parameters | | | | | | | UI | Unit Interval | 399.88 | 400 | 400.12 | ps <sup>4</sup> | | T <sub>TX-MAX-JITTER</sub> | Transmitter total jitter<br>(peak-to-peak) | -, | - | 0.30 <sup>5</sup> | UI | | T <sub>TX-EYE</sub> | Minimum TX Eye Width<br>(1 - T <sub>TX-MAX-JITTER</sub> ) | 0.70 | - | _ | UI | | T <sub>TX-EYE-MEDIAN-to-MAX-</sub><br>JITTER | Maximum time between the jitter median and maximum deviation from the median | - | - | 0.15 | UI | | Timing Parameters | | | | | | | T <sub>TX-IDLE-SET-TO-IDLE</sub> | Maximum time to transition to a valid electrical idle after sending an Electrical Idle ordered set | - | 4 | 6 | ns | | T <sub>EIExit</sub> | Time to exit Electrical Idle (L0s) state into L0 | _ | 12 | 16 | ns | - 1. Measured with Vtt = 1.2V, PHY\_CONTROL register bits HIDRV='0', LODRV='0' and DTX="0000"(1x). - 2. The de-emphasis ratio is determined through the DEQ bits of the PHY\_CONTROL register inside the GN4121. Typical value is based on recommended setting of the PHY\_CONTROL register. - 3. As measured between 20% and 80% points. - 4. UI does not account for SSC dictated variations. - ${\bf 5.\ Measured\ using\ PCI\ Express\ Compliance\ Pattern.}$ Figure 3-1: Typical Transition Signal Eye, De-emphasis Disabled, Default Drive Setting The eye diagram is generated from SIGtest Version 2.1 available from the PCI Special Interest Group. Figure 3-2: Typical Non-Transition Signal Eye, De-emphasis Disabled, Default Drive Setting ## **3.4.2 PCI Express Receiver Characteristics** **Table 3-7: PCI Express Receiver Characteristics** | Symbol | Description | Min | Typical | Max | Unit | |----------------------------------------------|------------------------------------------------------------------------------------------------------------|------|---------|-------|------| | Voltage Parameters | | | | | | | V <sub>RX-DIFFp-p</sub> | Differential input voltage<br>(peak-to-peak) | 170 | - | 1200 | mV | | V <sub>RX-IDLE-DET-DIFFp-p</sub> | Differential input threshold voltage (peak-to-peak) to assert TxIdleDetect output | 65 | - | 235 | mV | | V <sub>RX-CM-AC</sub> | Receiver common-mode voltage for AC-coupling | - | 0 | 150 | mV | | T <sub>RX-RISE</sub> , T <sub>RX-FALL</sub> | Rise time / Fall time of RxP, RxN inputs | _ | _ | 160 | ps | | Z <sub>RX-DIFF-DC</sub> | Differential input impedance (DC) | 80 | 100 | 120 | Ω | | Z <sub>RX-COM-DC</sub> | Single-ended input impedance | 40 | 50 | 60 | Ω | | Z <sub>RX-COM-INITIAL-DC</sub> | Initial input common mode impedance (DC) | 5 | 50 | 60 | Ω | | Z <sub>RX-COM-HIGH-IMP-DC</sub> | Powered down input common mode impedance (DC) | 200k | - | - | Ω | | RL <sub>RX-DIFF</sub> | Receiver Differential Return Loss <sup>1</sup> | 10 | - | - | dB | | R <sub>LRX-CM</sub> | Receiver Common Mode Return Loss | 6 | - | - | dB | | Jitter Parameters | | | | | | | T <sub>RX-MAX-JITTER</sub> | Receiver maximum total jitter tolerance | 0.65 | - | - | UI | | T <sub>RX-EYE</sub> | Minimum Receiver Eye Width | 0.35 | - | - | UI | | T <sub>RX-EYE-MEDIAN-to-MAX-</sub><br>JITTER | Maximum time between jitter median and max deviation from median | - | - | 0.325 | UI | | Timing Parameters | | | | | | | T <sub>BDDly</sub> | Beacon-Activity on channel to detection of Beacon <sup>2</sup> | 33 | - | 100 | ns | | T <sub>RX-IDLE_ENTER</sub> | Delay from detection of Electrical<br>Idle condition on the channel to<br>assertion of TxIdleDetect output | - | 10 | 20 | ns | | T <sub>RX-IDLE_EXIT</sub> | Delay from detection of L0s to L0<br>transition to de-assertion of<br>TxIdleDetect output | - | 5 | 10 | ns | <sup>1.</sup> Over a frequency range of 50MHz to 1.25GHz. <sup>2.</sup> This is a function of beacon frequency. Table 3-8: Reference Clock (PECLKINn) Requirements | Symbol | Description | Min | Typical | Max | Unit | |--------------------------------------|---------------------------------------------------------------------|------|----------|-----------------------|------------------| | V <sub>IL-RC</sub> | Low-level CML/CMOS input voltage | 0 | _ | V <sub>DD</sub> - 0.5 | V | | V <sub>IH-RC</sub> | High-level CML/CMOS input voltage | _ | $V_{DD}$ | | V | | F <sub>RefClk</sub> | Clock frequency range | 99.5 | 100 | 100.03 | MHz <sup>1</sup> | | D.C. <sub>RefClk</sub> | Duty cycle | 40 | 50 | 60 | % | | T <sub>Skew-Ref</sub> | Skew between PECLKINp/PECLKINn inputs | - | - | 0.05 | RCUI | | TCCJITTER | Cycle to Cycle jitter | - | - | 150 | ps | | T <sub>RRef</sub> ,T <sub>FRef</sub> | Rise/Fall time of PECLKINp/PECLKINn inputs | - | 0.2 | 0.25 | RCUI | | PPM | PPM difference between reference clocks on different ends of a link | -300 | - | +300 | PPM | <sup>1.</sup> Includes 0 to -0.5% spread spectrum clock range. ### 3.4.3 Local Bus Timing Figure 3-3 illustrates the timing relationships of the three local bus clock domains. Figure 3-3: Local Bus Timing Table 3-9: Local Bus Signal Timing for Single Data Rate SSTL Over Specified Operating Conditions (TARGET SPECIFICATION) | Symbol | Description | Min | Max | Units | |-------------------|-----------------------------------------------------------------|-----|------------------|-----------------| | T <sub>LCLK</sub> | LCLK Cycle Time | 8 | 10 | ns | | T <sub>CO</sub> | Clock to output delay for local bus control signals | 0.7 | 5.0 | ns <sup>1</sup> | | T <sub>SU</sub> | Required input set-up time to LCLK for local bus control inputs | - | 1.0 <sup>2</sup> | ns | | T <sub>H</sub> | Required input hold time from LCLK for local bus control inputs | - | 0.7 | ns | <sup>1.</sup> Local bus control signals received by an attached FPGA should be treated as asynchronous. See Local Bus Signals in the GN412x PCI Express Family Reference Manual for details. ## Table 3-10: Local Bus Timing for Source Synchronous SSTL Input Signals Over Specified Operating Conditions (TARGET SPECIFICATION) Input signals include L2P\_CLK, L2P\_DATA(15:0), L2P\_DFRAME, and L2P\_VALID. | Symbol | Description | Min | Мах | Units | |------------------------------|---------------------------------------------------------------------------|-------------------|-------------------|--------| | T <sub>L2P_CLK</sub> | L2P_CLK Cycle Time or Unit Interval (UI) | T <sub>LCLK</sub> | | ns | | IJT <sub>L2P_CLK</sub> | L2P_CLK input jitter tolerance (cycle-to-cycle) | _ | 100 | ps | | T <sub>L2P_CLK_LOCK</sub> | L2P_CLK input lock time | _ | 1380 | cycles | | T <sub>LCLK-to-L2P_CLK</sub> | Delay from LCLK to L2P_CLK | 0 | T <sub>LCLK</sub> | ns | | T <sub>S</sub> | Sample point for data relative to L2P_CLK (rising and falling) | L2P_CLK +90° | | | | T <sub>SU</sub> (L2P_DATA) | Required input set-up time to L2P_CLK+T <sub>S</sub> (rising and falling) | - | 400 | ps | | T <sub>H</sub> (L2P_DATA) | Required input hold time from L2P_CLK+T <sub>S</sub> (rising and falling) | - | 400 | ps | # Table 3-11: Local Bus Timing for Source Synchronous SSTL Output Signals Over Specified Operating Conditions (TARGET SPECIFICATION) Output signals include P2L\_CLK, P2L\_DATA(15:0), P2L\_DFRAME, and P2L\_VALID. | Symbol | Description | Min | Max | Units | |------------------------------|----------------------------------------------------|----------------------------|---------------------------|-------| | T <sub>P2L_CLK</sub> | P2L_CLK Cycle Time or Unit Interval (UI) | T <sub>LCLK</sub> | | ns | | T <sub>LCLK-to-P2L_CLK</sub> | Delay from LCLK to P2L_CLK | T <sub>LCLK</sub> /2 - 1.2 | T <sub>LCLK</sub> /2 +1.2 | ns | | T <sub>SU</sub> (P2L_DATA) | Output set-up time to P2L_CLK (rising and falling) | 1200 | _ | ps | | T <sub>H</sub> (P2L_DATA) | Output hold time from P2L_CLK (rising and falling) | 400 | _ | ps | | T <sub>SKEW</sub> | Skew between P2L_DATA lanes | _ | 300 | ps | <sup>2.</sup> Local bus control inputs are synchronized by the GN4121. Failure to meet setup time will simply delay the cycle in which the change is recognized. ## 3.4.4 Local Clocks' Pins Settings There are 3 local clocks used by the GN4121 and attached FPGA. They are: - LCLK/LCLKn: The primary clock generated by the GN4121 and driven to the FPGA in the form of a differential SSTL output. - P2L\_CLKp/n: The source synchronous clock used by the GN4121 to communicate data to the FPGA. It is derived from the same source as LCLK/LCLKn. - L2P\_CLKp/n: The source synchronous clock generated by the attached FPFA to communicate data to the GN4121. It is derived by the FPGA from LCLK/LCLKn. The local clock LCLK/LCLKn may be derived from either the PCI Express clock or a low frequency crystal oscillator. The options are described in Table 3-12. Table 3-12: GN4121 Clocks' Pins Settings | Signal | Description | | | |--------------|---------------------------------------------------------------------------------------------------------------------------|--|--| | LCLK_MODE[3] | Control IDDQ of the pads. | | | | | Set to LOW for normal operation. | | | | LCLK_MODE[2] | Controls PLL Bypass. | | | | | '0' = LCLK is generated by the PLL, which is configurable. This is recommended for low and predictable LCLK clock jitter. | | | | | '1' = LCLK is driven by 125MHz clock generated from the PCI Express link. | | | | LCLK_MODE[1] | Resets the PLL test clock divider. | | | | | '0' = Resets the PLL test clock divider, so that PLL_TEST_OUT = '0'. | | | | | '1' = PLL_TEST_OUT pin outputs a clock with a frequency of the PLL clock divided by 1024. This is used for test purposes. | | | | LCLK_MODE[0] | Selects the source for the LCLK PLL. | | | | | '0' = LB_REF_CLK oscillator (20-40MHz). This is recommended for low and predictable LCLK clock jitter. | | | | | '1' = 125MHz clock generated from the PCI Express link. | | | ### 4. Overview A block diagram of the GN4121 is depicted in Figure 4-1. Figure 4-1: GN4121 Block Diagram Each of the internal blocks is described in detail in the following chapters. They are: - The PCI Express link is described in PCI Express Link section of the GN412x PCI Express Family Reference Manual. This includes a description of the PCI Express related configuration registers. - The Local bus is described in Local Bus Interface section of the GN412x PCI Express Family Reference Manual. - The interrupt controller is described in Interrupt Control Unit section of the GN412x PCI Express Family Reference Manual. - The boot master mode of the 2-wire controller is described in Initialization from a 2-Wire EEPROM section of the GN412x PCI Express Family Reference Manual. - General purpose master/target mode of the 2-wire controller is described in 2-Wire Interface section of the GN412x PCI Express Family Reference Manual. - General purpose IO are described in General Purpose IO Block section of the GN412x PCI Express Family Reference Manual. - Details of all the internal registers and their respective register bit fields are described in Internal Registers section of the GN412x PCI Express Family Reference Manual. ## 4.1 GN4121 Signals Figure 4-2 depicts the signals of the GN4121 laid out in their logical groupings. Figure 4-2: GN4121 Signal Groups Diagram ## 5. Package & Ordering Information ## **5.1 Package Dimensions** The GN4121 is packaged in a 256 ball BGA as illustrated in Figure 5-1. Figure 5-1: GN4121 Package Dimensions ## **5.2 Packaging Data** **Table 5-1: Packaging Data** | Parameter | Value | |-----------------------------------------------------------------------------|--------------------------| | Package Type | 17mm x 17mm 256-ball BGA | | Package Drawing Reference | | | Moisture Sensitivity Level | 3 | | Junction to Air Thermal Resistance, $\theta_{j\text{-a}}$ (at zero airflow) | 27°C/W | | Junction to Air Thermal Resistance, $\theta_{j-a}$ (at 1m/s airflow) | 24°C/W | | Junction to Air Thermal Resistance, $\theta_{j\text{-a}}$ (at 2m/s airflow) | 22°C/W | | Junction to Case Thermal Resistance, $\theta_{j\text{-c}}$ | 5.5°C/W | | Psi | 11.0°C/W | | Pb-free and RoHS compliant | Yes | ## **5.3 Ordering Information** **Table 5-2: Packaging Data** | Part Number | Package | Temperature Range | |-------------|---------|-------------------| | GN4121-CBE3 | 256-BGA | 0°C to 85°C | ## Index | Numerics | L | |---------------------------------------------------------|------------------------------------------------------| | 2-wire serial controller 6 | live on power-up 4 | | • | local bus interface 5 | | A | local bus timing | | absolute maximum ratings, electrical characteristics 15 | electrical characteristics 21 | | application layer | local clocks' pins settings 23 | | PCI Express 6 | LVCMOS buffers, DC electrical characteristics 17 | | C | 0 | | configuration loader | operating conditions, electrical characteristics 15 | | FPGA on-the-fly 5 | ordering information 27 | | _ | overview 24 | | D | 0.021.20.1.2.1 | | data sheet usage 6 | P | | DC electrical characteristics 16 | package dimensions 26 | | E | packaging and ordering information 26 | | electrical characteristics | packaging data 27 | | absolute maximum ratings 15 | PCI Express application layer 6 | | DC 16 | PCI Express contact information 7 | | DC, LVCMOS buffers 17 | PCI Special Interest Group 7 | | DC, SSTL buffers 17 | PCIe receiver, electrical characteristics 20 | | local bus timing 21 | PCIe transmitter, electrical characteristics 17 | | operating conditions 15 | pin descriptions 9 | | PCIe receiver 20 | pins | | PCIe transmitter 17 | global 9 | | r Cie transmitter 17 | global, 2-wire interface 10 | | F | global, debug interface 10 | | features 3 | global, general purpose interface 10 | | FPGA on-the-fly configuration loader 5 | global, serial programming interface 11 | | | global, test interface 10 | | G | ground 14 | | Gennum contact information 7 | local bus 12 | | getting answers to PCI Express related questions 7 | local bus, inbound buffer request/status 12 | | getting help from Gennum 7 | local bus, local PCIe (outbound data) 13 | | GN4121 signals 25 | local bus, outbound buffer status 13 | | т | local bus, PCIe to local (inbound data) 12 | | I | no connect 14 | | I2C serial controller 6 | PCIe link, PCIe receive (input from the device) 11 | | interrupt controller 6 | PCIe link, PCIe transmit (output from the device) 11 | | introduction 3 | | PCIe link, PCIe x1 PHY interface 11 power 13 power-up live 4 S signals GN4121 25 SSTL buffers, DC electrical characteristics 17 V virtual channel support 6 #### **DOCUMENT IDENTIFICATION** DATA SHEET The product is in production. Gennum reserves the right to make changes to the product at any time without notice to improve reliability, function or design, in order to provide the best product possible. #### **CAUTION** Phone: +1 (905) 632-2996 E-mail: corporate@gennum.com ELECTROSTATIC SENSITIVE DEVICES DO NOT OPEN PACKAGES OR HANDLE EXCEPT AT A STATIC-FREE WORKSTATION #### **GENNUM CORPORATE HEADQUARTERS** 4281 Harvester Road, Burlington, Ontario L7L 5M4 Canada #### **OTTAWA** 232 Herzberg Road, Suite 101 Kanata, Ontario K2K 2A1 Canada Phone: +1 (613) 270-0458 Fax: +1 (613) 270-0429 #### **CALGARY** 3553 - 31st St. N.W., Suite 210 Calgary, Alberta T2L 2K7 Phone: +1 (403) 284-2672 ### **UNITED KINGDOM** North Building, Walden Court Parsonage Lane, Bishop's Stortford Hertfordshire, CM23 5DB United Kingdom Phone: +44 1279 714170 Fax: +44 1279 714171 ### INDIA #208(A), Nirmala Plaza, Airport Road, Forest Park Square Bhubaneswar 751009 Phone: +91 (674) 653-4815 Fax: +91 (674) 259-5733 #### **SNOWBUSH IP - A DIVISION OF GENNUM** 439 University Ave. Suite 1700 Toronto, Ontario M5G 1Y8 Canada Phone: +1 (416) 925-5643 Fax: +1 (416) 925-0581 E-mail: sales@snowbush.com Web Site: http://www.snowbush.com #### MEXICO 288-A Paseo de Maravillas Jesus Ma., Aquascalientes Mexico 20900 Phone: +1 (416) 848-0328 #### JAPAN KK Shinjuku Green Tower Building 27F 6-14-1, Nishi Shinjuku Shinjuku-ku, Tokyo, 160-0023 Japan Phone: +81 (03) 3349-5501 Fax: +81 (03) 3349-5505 E-mail: gennum-japan@gennum.com Web Site: http://www.gennum.co.jp 6F-4, No.51, Sec.2, Keelung Rd. Sinyi District, Taipei City 11502 Taiwan R.O.C. Phone: (886) 2-8732-8879 Fax: (886) 2-8732-8870 E-mail: gennum-taiwan@gennum.com ### **GERMANY** Hainbuchenstraße 2 80935 Muenchen (Munich), Germany Fax: +1 (905) 632-2055 www.gennum.com Phone: +49-89-35831696 Fax: +49-89-35804653 E-mail: gennum-germany@gennum.com #### **NORTH AMERICA WESTERN REGION** Bayshore Plaza 2107 N 1st Street, Suite #300 San Jose, CA 95131 **United States** Phone: +1 (408) 392-9454 Fax: +1 (408) 392-9427 E-mail: naw\_sales@gennum.com #### **NORTH AMERICA EASTERN REGION** 4281 Harvester Road Burlington, Ontario L7L 5M4 Canada Phone: +1 (905) 632-2996 Fax: +1 (905) 632-2055 E-mail: nae\_sales@gennum.com 8F Jinnex Lakeview Bldg 65-2, Bangidong, Songpagu Seoul, Korea 138-828 Phone: +82-2-414-2991 Fax: +82-2-414-2998 E-mail: gennum-korea@gennum.com Gennum Corporation assumes no liability for any errors or omissions in this document, or for the use of the circuits or devices described herein. The sale of the circuit or device described herein does not imply any patent license, and Gennum makes no representation that the circuit or device is free from patent PCIe and PCI Express mark are registered trademarks and/or service marks of PCI-SIG. All other trademarks mentioned are the properties of their respective owners. GENNUM and the Gennum logo are registered trademarks of Gennum Corporation. © Copyright 2009 Gennum Corporation. All rights reserved. www.gennum.com