# Infineon<sup>®</sup> LITIX™ Power # H-Bridge DC/DC Controller H-Bridge DC/DC Controller for High Power LED Lighting **TLD5190QV** # **Data Sheet** Rev. 1.0, 2016-05-20 # **Automotive Power** ## **Table of Contents** | 2 | Block Diagram | . 6 | |------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------| | <b>3</b><br>3.1<br>3.2 | Pin Configuration Pin Assignment Pin Definitions and Functions | . 7 | | <b>4</b><br>4.1<br>4.2<br>4.3 | General Product Characteristics Absolute Maximum Ratings Functional Range Thermal Resistance | 11<br>13<br>13 | | <b>5</b><br>5.1<br>5.2 | Power Supply Different Power States Electrical Characteristics | 17 | | 6<br>6.1<br>6.2<br>6.3<br>6.4<br>6.4.1<br>6.4.2<br>6.4.3<br>6.5<br>6.6 | Regulator DescriptionRegulator Diagram DescriptionAdjustable Soft Start RampSwitching Frequency setupOperation of 4 switches H-Bridge architectureBoost mode $(V_{IN} < V_{OUT})$ Buck mode $(V_{IN} > V_{OUT})$ Buck-Boost mode $(V_{IN} \sim V_{OUT})$ Flexible current senseProgramming Output Voltage (Constant Voltage Regulation)Electrical Characteristics | 19<br>21<br>22<br>22<br>23<br>24<br>25<br>26<br>27 | | <b>7</b><br>7.1<br>7.2 | Digital Dimming Function Description Electrical Characteristics | 30 | | <b>8</b><br>8.1<br>8.2 | Analog Dimming | 33 | | <b>9</b><br>9.1<br>9.2 | Linear Regulator IVCC Description Electrical Characteristics | 36 | | 10<br>10.1<br>10.2<br>10.2.1<br>10.2.2<br>10.2.3 | Protection and Diagnostic Functions Description Overvoltage, Open Load, Short circuit protection Short Circuit protection Overvoltage Protection Open Load Protection | 38<br>39<br>39<br>39 | | 10.3<br>10.4<br>10.5<br>10.6<br>10.7 | Input voltage monitoring, protection and power derating Input current Monitoring Output current Monitoring Device Temperature Monitoring Electrical Characteristics | 40<br>42<br>42<br>43 | | <b>11</b><br>11.1 | Infineon FLAT SPECTRUM Featureset | | ### **Table of Contents** | 11.2 | Synchronization Function | 45 | |------|---------------------------------|----| | 11.3 | CLKOUT Function | 45 | | 11.4 | Spread Spectrum | 47 | | 11.5 | EMC optimized schematic | 48 | | 11.6 | Electrical Characteristics | 49 | | 12 | Application Information | 50 | | 12.1 | Further Application Information | 53 | | 13 | Package Outlines | 56 | | 14 | Revision History | 57 | # H-Bridge DC/DC Controller for High Power LED Lighting TLD5190QV PG-VQFN-48-31 ### 1 Overview #### **Features** - MOSFET H-Bridge with Single Inductor DC/DC Controller for HIGH POWER BUCK-BOOST LED control - Constant Current and Constant Voltage Regulation - Wide VIN Range (Device 4.5V to 40V, Power Stage 4.5V to 55V) - Wide LED forward voltage Range (2V up to 55V) - Maximum Efficiency in every condition (up to 96%) - Flexible current sense (Highside or Lowside) - LED current accuracy+/-3% at Tj=25° and 4% over the whole automotive temperature range - EMC optimized device: Features an auto Spread Spectrum concept to ensure best in class EMC performance - · Open Load, Overvoltages, Shorted LED fault and Overtemperature Diagnostic Outputs - LED and Input current sense with dedicated monitor Outputs - Smart power protection features for device and load (open load, short of Load, Overtemperature) - Switching Frequency Range from 200 kHz to 700 kHz - · Capability to supply Gate Drivers via external Voltage Regulator - · Adjustable Soft Start - Enhanced Dimming features to adjust average LED current and PWM dimming - Available in a small thermally enhanced PG-VQFN-48-31 package - · Automotive AEC Qualified #### **Description** The TLD5190QV is a synchronous MOSFET H-Bridge DC/DC controller with built in protection features. This concept is beneficial for driving high power LEDs with maximum system efficiency and minimum number of external components. The TLD5190QV offers both analog and digital (PWM) dimming. The switching frequency is adjustable in the range of 200 kHz to 700 kHz. It can be synchronized to an external clock source. A built in Spread Spectrum switching frequency modulation and the forced continuous current regulation mode improve the overall EMC behavior. Furthermore the current mode regulation scheme provides a stable regulation loop maintained by small external compensation components. The adjustable soft start feature limits the current peak as well as voltage overshoot at start-up. The TLD5190QV is suitable for use in the harsh automotive environment. | Туре | Package | Marking | |-----------|---------------|-----------| | TLD5190QV | PG-VQFN-48-31 | TLD5190QV | Data Sheet 4 Rev. 1.0, 2016-05-20 Overview ### Table 1 Product Summary | Power Stage input voltage range | $V_{POW}$ | 4.5 V 55 V | |------------------------------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------| | Device Input supply voltage range | $V_{VIN}$ | 4.5 V 40 V | | Maximum output voltage (depending by the application conditions) | $V_{OUT(max)}$ | 55 V as LED Driver Boost Mode<br>50 V as LED Driver Buck Mode<br>50 V as Voltage regulator | | Switching Frequency range, | $f_{\sf SW}$ | 200 kHz 700 kHz | | Typical NMOS driver on-state resistance at $T_{\rm j}$ = 25°C (Gate Pull Up) | $R_{\mathrm{DS}(\mathrm{ON\_PU})}$ | 2.3 Ω | | Typical NMOS driver on-state resistance at $T_j$ = 25°C (Gate Pull Down) | $R_{\mathrm{DS(ON\_PD)}}$ | 1.2 Ω | #### **Protective Functions** - · Over load protection of external MOSFETs - · Shorted load, open load, output overvoltage protection - Input overvoltage and undervoltage protection - · Thermal shutdown of device with autorestart behavior - Electrostatic discharge protection (ESD) ### **Diagnostic Functions** - · Diagnostic information via Error Flags - Open load detection in ON-state - · Device Overtemperature shutdown - Advanced diagnostic functions provide $I_{LED}$ and $I_{IN}$ information ### **Applications** - · Especially designed for driving high power LEDs in automotive applications - Automotive Exterior Lighting: full LED headlamp assemblies (Low Beam, High Beam, Matrix Beam, Pixel Light) - General purpose current/voltage controlled DC/DC LED driver Data Sheet 5 Rev. 1.0, 2016-05-20 **Block Diagram** ### 2 Block Diagram Figure 1 Block Diagram - TLD5190QV Data Sheet 6 Rev. 1.0, 2016-05-20 **Pin Configuration** ## 3 Pin Configuration ### 3.1 Pin Assignment Figure 2 Pin Configuration - TLD5190QV Data Sheet 7 Rev. 1.0, 2016-05-20 **Pin Configuration** ### 3.2 Pin Definitions and Functions | Supply<br>n.c. | | | | | | | | | |----------------|-----------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | | | | | | | | | | | | | Not connected, tie to AGND on the Layout; | | | | | | | VIN | - | | Power Supply Voltage;<br>Supply for internal biasing. | | | | | | | IVCC_EXT | 1 | PD | External LDO input;<br>Input to alternatively supply internal Gate Drivers via an external LDO.<br>Connect to IVCC pin to use internal LDO to supply gate drivers. Must not be left open. | | | | | | | PGND1, 2 | - | | Power Ground; Ground for power potential. Connect externally close to the chip. | | | | | | | VSS | - | | Digital GPIO Ground;<br>Ground for GPIO pins | | | | | | | AGND | - | | Analog Ground;<br>Ground Reference | | | | | | | EP | - | | Exposed Pad; Connect to external heatspreading Cu area (e.g. inner GND layer of multilayer PCB with thermal vias). | | | | | | | river Stages | ., | | | | | | | | | HSGD1 | Ο | | <b>Highside Gate Driver Output 1</b> ; Drives the top n-channel MOSFET with a voltage equal to $V_{\rm IVCC\_EXT}$ superimposed on the switch node voltage SWN1. Connect to gate of external switching MOSFET. | | | | | | | HSGD2 | 0 | | <b>Highside Gate Driver Output 2</b> ; Drives the top n-channel MOSFET with a voltage equal to $V_{\rm IVCC\_EXT}$ superimposed on the switch node voltage SWN2. Connect to gate of external switching MOSFET. | | | | | | | LSGD1 | 0 | | <b>Lowside Gate Driver Output 1;</b> Drives the lowside n-channel MOSFET between GND and $V_{\rm IVCC\_EXT}$ Connect to gate of external switching MOSFET. | | | | | | | LSGD2 | 0 | | <b>Lowside Gate Driver Output 2;</b> Drives the lowside n-channel MOSFET between GND and $V_{\rm IVCC\_EXT}$ Connect to gate of external switching MOSFET. | | | | | | | SWN1 | Ю | | Switch Node 1; SWN1 pin swings from a diode voltage drop below ground up to $V_{\rm IN}$ | | | | | | | SWN2 | Ю | | Switch Node 2;<br>SWN2 pin swings from ground up to a diode voltage drop above V <sub>OUT</sub> | | | | | | | IVCC | 0 | | Internal LDO output; Used for internal biasing and gate driver supply. Bypass with external capacitor close to the pin. Pin must not be left open. | | | | | | | | IVCC_EXT PGND1, 2 VSS AGND EP river Stages HSGD1 HSGD2 LSGD1 LSGD2 SWN1 SWN2 | IVCC_EXT | IVCC_EXT | | | | | | Data Sheet 8 Rev. 1.0, 2016-05-20 ### **Pin Configuration** | Pin | Symbol | I/O | 1) | Function | |-----|------------|-----|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23 | TEST1 | - | | Test Pin; Used for Infineon end of line test, connect to GND in application | | 25 | TEST2 | - | | Test Pin; Used for Infineon end of line test, connect to GND in application | | 28 | TEST3 | - | | Test Pin; Used for Infineon end of line test, connect to GND in application | | 29 | TEST4 | - | | Test Pin; Used for Infineon end of line test, connect to GND in application | | 30 | TEST5 | - | | Test Pin; Used for Infineon end of line test, connect to GND in application | | 31 | TEST6 | - | | Test Pin; Used for Infineon end of line test, connect to GND in application | | 41 | EN/INUVLO | I | PD | Enable/Input Under Voltage Lock Out; Used to put the device in a low current consumption mode, with additional capability to fix an undervoltage threshold via external components. Pin must not be left open. | | 35 | FREQ | I | • | Frequency Select Input; Connect external resistor to GND to set frequency. | | 34 | SYNC | I | PD | Synchronization Input; Apply external clock signal for synchronization | | 24 | PWMI | I | PD | Control Input; Digital input 5Vor 3.3V. | | 13 | FBH | I | | Output current Feedback Positive; Non inverting Input (+) | | 14 | FBL | I | | Output current Feedback Negative;<br>Inverting Input (-) | | 3 | BST1 | Ю | | Bootstrap capacitor; Used for internal biasing and to drive the Highside Switch HSGD1. Bypass to SWN1 with external capacitor close to the pin. Pin must not be left open. | | 10 | BST2 | Ю | | Bootstrap capacitor; Used for internal biasing and to drive the Highside Switch HSGD2. Bypass to SWN2 with external capacitor close to the pin. Pin must not be left open. | | 17 | SWCS | I | | Current Sense Input; Inductor current measurement - Non Inverting Input (+) | | 18 | SGND | I | | Current Sense Ground; Inductor current sense - Inverting Input (-) Route as Differential net with SWCS on the Layout | | 42 | IIN1 | I | | Input Current Monitor Positive; Non Inverting Input (+), connect to VIN if input current monitor is not needed | | 43 | IIN2 | I | | Input Current Monitor Negative; Inverting Input (-), connect to VIN if input current monitor is not needed | | 19 | COMP | 0 | | Compensation Network Pin; Connect R and C network to pin for stability phase margin adjustment | | 38 | SOFT_START | 0 | | Softstart configuration Pin; Connect a capacitor $C_{\mathtt{SOFT\_START}}$ to GND to fix a soft start ramp default time. | Data Sheet 9 Rev. 1.0, 2016-05-20 ### **Pin Configuration** | Pin | Symbol | I/O | 1) | Function | |-------|---------------------|-----|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 36 | INOVLO | I | | Input Overvoltage Protection Pin; Define an upper voltage threshold and switches OFF the device in case of overvoltages on the VIN supply. Must not be left open. | | 20 | VFB | I | | Voltage Loop Feedback Pin; VFB is intended to set output protection functions. | | 22 | SET | | | Analog current sense adjustment Pin; A voltage $V_{\rm SET}$ between 0.2V and 1.5V will adjust the $I_{\rm LED}$ or $V_{\rm OUT}$ in a linear relation. | | 37 | SPREAD_SPECT<br>RUM | I | PD | Spread Spectrum Pin; This pin is enabling and disabling the SPREAD SPECTRUM function. This feature is beneficial to improve the EMC performance. | | 39 | IINMON | 0 | | Input current monitor output; Monitor pin that produces a voltage that is 20 times the voltage $V_{\text{IN1-IN2}}$ . IINMON will be equal 1V when $V_{\text{IIN1}}-V_{\text{IIN2}}=50\text{mV}$ | | 16 | IOUTMON | 0 | | Output current monitor output;<br>Monitor pin that produces a voltage that is $200\text{mV} + 8$ times the voltage $V_{\text{FBH-FBL}}$ . IOUTMON will be equal 1.4V when $V_{\text{FBH-FBL}} = 150\text{mV}$ . | | 21 | VREF | 0 | PD | Voltage Reference Output Pin;<br>Supplies an accurate 2V output voltage for standalone analog dimming<br>and LED temperature compensation via external resistors. Bypass with an<br>external 100nF capacitor close to the pin. Pin must not be left open. | | Logic | Outputs | | | | | 27 | CLKOUT | 0 | | Clock Output Pin; Switching Oscillator output signal to supply additional SYNC Inputs of other DCDC devices (beneficial for standalone operations without µC) | | 33 | EF1 | 0 | | Error Flag 1; An open drain output which is pulled to LOW when an output Short to GND or Overtemperature occurs | | 32 | EF2 | 0 | | Error Flag 2; An open drain output which is pulled to LOW when an OPEN load, Overvoltages or Overtemperature occurs | 1) O: Output, I: Input, PD: pull-down circuit integrated, PU: pull-up circuit integrated **General Product Characteristics** ### 4 General Product Characteristics ### 4.1 Absolute Maximum Ratings Table 2 Absolute Maximum Ratings<sup>1)</sup> $T_i = -40$ °C to +150°C; all voltages with respect to AGND, (unless otherwise specified) | Parameter | Symbol | | Value | S | Unit | Note / | Number | | |--------------------------------------------------|------------------------|------|-------|------|------|-----------------------|----------|--| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | | Supply Voltages | 1 | " | | " | | | | | | VIN | $V_{VIN}$ | -0.3 | _ | 60 | V | - | P_4.1.1 | | | Supply Input | | | | | | | | | | IVCC | $V_{IVCC}$ | -0.3 | _ | 6 | V | _ | P_4.1.3 | | | Internal Linear Voltage Regulator Output voltage | | | | | | | | | | IVCC_EXT | $V_{IVCC\_EXT}$ | -0.3 | - | 6 | V | _ | P_4.1.4 | | | External Linear Voltage Regulator Input voltage | | | | | | | | | | VREF | $V_{REF}$ | -0.3 | - | 3.6 | V | _ | P_4.1.5 | | | Voltage reference output | | | | | | | | | | Gate Driver Stages | • | | | | • | • | • | | | LSGD1,2 - PGND1,2 | $V_{\rm LSGD1,2-}$ | -0.3 | _ | 5.5 | V | _ | P_4.1.54 | | | Lowside Gatedriver voltage | PGND | | | | | | | | | HSGD1,2 - SWN1,2 | $V_{HSGD1,2-}$ | -0.3 | _ | 5.5 | V | _ | P_4.1.55 | | | Highside Gatedriver voltage | SWN1,2 | | | | | | | | | SWN1, SWN2 | $V_{\mathrm{SWN1,2}}$ | -1 | _ | 60 | V | _ | P_4.1.6 | | | switching node voltage | | | | | | | | | | (BST1-SWN1), (BST2-SWN2) | $V_{BSTx-}$ | -0.3 | - | 6 | V | _ | P_4.1.7 | | | Boostrap voltage | SWNx | | | | | | | | | BST1, BST2 | $V_{\mathrm{BST1,2}}$ | -0.3 | _ | 65 | V | _ | P_4.1.8 | | | Boostrap voltage related to GND | | | | | | | | | | SWCS | $V_{SWCS}$ | -0.3 | _ | 0.3 | V | _ | P_4.1.9 | | | Switch Current Sense Input voltage | | | | | | | | | | SGND | $V_{SGND}$ | -0.3 | - | 0.3 | V | _ | P_4.1.10 | | | Switch Current Sense GND voltage | | | | | | | | | | SWCS-SGND | $V_{\mathrm{SWCS-}}$ | -0.5 | - | 0.5 | V | _ | P_4.1.11 | | | Switch Current Sense differential voltage | OOND | | | | | | | | | PGND1,2 | $V_{\rm PGND1,2}$ | -0.3 | - | 0.3 | V | _ | P_4.1.28 | | | Power GND voltage | | | | | | | | | | High voltage Pins | | | | | | | | | | IIN1, IIN2 | $V_{IIN1,2}$ | -0.3 | - | 60 | V | _ | P_4.1.12 | | | Input Current monitor voltage | | | | | | | | | | IIN1-IIN2 | $V_{IIN1\text{-}IIN2}$ | -0.5 | _ | 0.5 | V | _ | P_4.1.13 | | | Input Current monitor differential voltage | | | | | | | | | Data Sheet 11 Rev. 1.0, 2016-05-20 **General Product Characteristics** Table 2 Absolute Maximum Ratings<sup>1)</sup> (cont'd) $T_i = -40$ °C to +150°C; all voltages with respect to AGND, (unless otherwise specified) | Parameter | Symbol | | Value | S | Unit | Note / | Number | |-------------------------------------------------------------|----------------------------|------|-------|------|------|-------------------|-------------| | | | Min. | Тур. | Max. | | Test Condition | | | FBH, FBL<br>Feedback Error Amplifier voltage | $V_{\mathrm{FBH,FBL}}$ | -0.3 | _ | 60 | V | - | P_4.1.14 | | FBH-FBL<br>Feedback Error Amplifier differential<br>voltage | $V_{FBH-FBL}$ | -0.5 | - | 0.5 | V | _ | P_4.1.15 | | EN/INUVLO Device enable/input undervoltage lockout | V <sub>EN/INUVLO</sub> | -0.3 | _ | 60 | V | _ | P_4.1.16 | | Digital (I/O) Pins | | | | | | | | | PWMI Digital Input voltage | $V_{PWMI}$ | -0.3 | _ | 5.5 | V | _ | P_4.1.17 | | SYNC Synchronization Input voltage | $V_{SYNC}$ | -0.3 | - | 5.5 | V | _ | P_4.1.22 | | CLKOUT<br>Clock Output voltage | $V_{CLKOUT}$ | -0.3 | _ | 5.5 | V | _ | P_4.1.23 | | SPREAD_SPECTRUM Spread Spectrum Input voltage | $V_{ m SPREAD\_S}$ PECTRUM | -0.3 | - | 5.5 | V | _ | P_4.1.24 | | Analog Pins | 1 | | | | | | | | VFB<br>Loop Input voltage | $V_{VFB}$ | -0.3 | _ | 5.5 | V | _ | P_4.1.25 | | INOVLO Input overvoltage lockout | $V_{INOVLO}$ | -0.3 | _ | 5.5 | V | - | P_4.1.26 | | EF1, 2<br>Error Flags output voltage | $V_{EF1,2}$ | -0.3 | _ | 5.5 | V | - | P_4.1.27 | | SET Analog dimming Input voltage | $V_{SET}$ | -0.3 | _ | 5.5 | V | _ | P_4.1.29 | | COMP Compensation Input voltage | $V_{COMP}$ | -0.3 | _ | 3.6 | V | _ | P_4.1.30 | | SOFT_START<br>Softstart Voltage | $V_{SOFT\_STA}$ | -0.3 | - | 3.6 | V | _ | P_4.1.31 | | FREQ Voltage at frequency selection pin | $V_{FREQ}$ | -0.3 | _ | 3.6 | V | - | P_4.1.32 | | IINMON<br>Voltage at input monitor pin | V <sub>IINMON</sub> | -0.3 | _ | 3.6 | V | _ | P_4.1.33 | | IOUTMON<br>Voltage at output monitor pin | $V_{IOUTMON}$ | -0.3 | _ | 5.5 | V | _ | P_4.1.34 | | Temperatures | <del>'</del> | • | | | + | • | • | | Junction Temperature | $T_{\rm j}$ | -40 | _ | 150 | °C | _ | P_4.1.35 | | Storage Temperature | $T_{ m stg}$ | -55 | _ | 150 | °C | _ | P_4.1.36 | | ESD Susceptibility | <u> </u> | + | | 1 | + | • | <del></del> | | ESD Resistivity of all Pins | $V_{\mathrm{ESD,HBM}}$ | -2 | _ | 2 | kV | HBM <sup>2)</sup> | P_4.1.37 | **General Product Characteristics** Table 2 Absolute Maximum Ratings<sup>1)</sup> (cont'd) $T_i = -40^{\circ}\text{C to } +150^{\circ}\text{C; all voltages with respect to AGND, (unless otherwise specified)}$ | Parameter | Symbol | Values | | | Unit | Note / | Number | |---------------------------------------|----------------------------|--------|------|------|------|-------------------|----------| | | | Min. | Тур. | Max. | | Test Condition | | | ESD Resistivity to GND | $V_{\mathrm{ESD,CDM}}$ | -500 | _ | 500 | V | CDM <sup>3)</sup> | P_4.1.38 | | ESD Resistivity of corner Pins to GND | $V_{\mathrm{ESD,CDM}_{-}}$ | -750 | _ | 750 | V | CDM <sup>3)</sup> | P_4.1.39 | | | corner | | | | | | | - 1) Not subject to production test, specified by design. - 2) ESD susceptibility, HBM according to ANSI/ESDA/JEDEC JS001 (1.5k Ω, 100 pF) - 3) ESD susceptibility, Charged Device Model "CDM" ESDA STM5.3.1 or ANSI/ESD S.5.3.1 Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation. ### 4.2 Functional Range Table 3 Functional Range | Parameter | Symbol | Values | | | Unit | Note / | Number | |----------------------------------------|-----------|--------|------|------|------|----------------|---------| | | | Min. | Тур. | Max. | | Test Condition | | | Device Extended Supply Voltage Range | $V_{VIN}$ | 4.5 | - | 40 | V | 1) | P_4.2.1 | | Device Nominal Supply Voltage<br>Range | $V_{VIN}$ | 8 | - | 36 | V | _ | P_4.2.2 | | Power Stage Voltage Range | $V_{POW}$ | 4.5 | _ | 55 | V | 1) | P_4.2.5 | | Junction Temperature | $T_{j}$ | -40 | _ | 150 | °C | _ | P_4.2.4 | <sup>1)</sup> Not subject to production test, specified by design. Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table. ### 4.3 Thermal Resistance Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org. Table 4 | Parameter | Symbol | | Values | 5 | Unit | Note / | Number | |---------------------|------------|------|--------|------|------|--------------------|---------| | | | Min. | Тур. | Max. | | Test Condition | | | Junction to Case | $R_{thJC}$ | _ | 0.9 | _ | K/W | 1) 2) | P_4.3.1 | | Junction to Ambient | $R_{thJA}$ | _ | 25 | _ | K/W | <sup>3)</sup> 2s2p | P_4.3.2 | <sup>1)</sup> Not subject to production test, specified by design. ### **General Product Characteristics** - 2) Specified RthJC value is simulated at natural convection on a cold plate setup (all pins and the exposed pad are fixed to ambient temperature). Ta=25°C; The IC is dissipating 1W. - 3) Specified $R_{\text{th,JA}}$ value is according to JEDEC 2s2p (JESD 51-7) + (JESD 51-5) and JEDEC 1s0p (JESD 51-3) + heatsink area at natural convection on FR4 board; The device was simulated on a 76.2 x 114.3 x 1.5 mm board. The 2s2p board has 2 outer copper layers (2 x 70 $\mu$ m Cu) and 2 inner copper layers (2 x 35 $\mu$ m Cu). A thermal via (diameter = 0.3 mm and 25 $\mu$ m plating) array was applied under the exposed pad and connected the first outer layer (top) to the first inner layer and second outer layer (bottom) of the JEDEC PCB. Ta=25°C; The IC is dissipating 1W. Data Sheet 14 Rev. 1.0, 2016-05-20 ### 5 Power Supply The TLD5190QV is supplied by the following pins: - VIN (main supply voltage) - IVCC\_EXT (supply for internal gate driver stages) The VIN supply provides internal supply voltages for the analog and digital blocks. IVCC\_EXT is the supply for the low side driver stages. This supply is used also to charge, through external schottky diodes, the bootstrap capacitors which provide supply voltages to the high side driver stages. If no external voltage is available this pin must be shorted to IVCC, which is the output of an internal 5V LDO. The supply pins VIN and IVCC EXT have undervoltage detections. Undervoltage on IVCC\_EXT or IVCC voltages forces a deactivation of the driver stages, thus stopping the switching activity. Moreover the double function pin EN/INUVLO can be used as an input undervoltage protection by placing a resistor divider from VIN to GND (refer to **Chapter 10.3**). If EN/INUVLO undervoltage is detected, it will turn-off the IVCC voltage regulator, and stop switching. Figure 3 shows a basic concept drawing of the supply domains and interactions among pins VIN and IVCC/IVCC\_EXT. Figure 3 Power Supply Concept Drawing Data Sheet 15 Rev. 1.0, 2016-05-20 ### Usage of EN/INUVLO pin in different applications The pin EN/INUVLO is a double function pin and can be used to put the device into a low current consumption mode. An undervoltage threshold should be fixed by placing an external resistor divider (A) in order to avoid low voltage operating conditions. This pin can be driven by a $\mu$ C-port as shown in (B) . Figure 4 Usage of EN/INUVLO pin in different applications Data Sheet 16 Rev. 1.0, 2016-05-20 #### 5.1 Different Power States TLD5190QV has the following power states: - SLEEP state - IDLE state - ACTIVE state The transition between the power states is determined according to these variables after a filter time of max. 3 clock cycles: - VIN level - EN/INUVLO level - IVCC level - IVCC\_EXT level The state diagram including the possible transitions is shown in Figure 5. The Power-up condition is entered when the supply voltage $V_{\text{VIN}}$ exceeds its minimum supply voltage threshold $V_{\text{VIN}(\text{ON})}$ . #### **SLEEP** When the TLD5190QV is in the SLEEP state, all outputs are OFF, independently from the supply voltages $V_{\rm IN}$ , IVCC and IVCC\_EXT. The current consumption is low. Refer to parameter: $I_{\rm VIN(SLEEP)}$ . The transition from SLEEP to ACTIVE state requires a specified time: $t_{\text{ACTIVE}}$ . #### **IDLE** In IDLE state the internal voltage regulator is working. Diagnosis functions are not available. The output drivers are switched OFF, independently from the supply voltages $V_{\rm IN}$ , IVCC and IVCC\_EXT. #### **ACTIVE** In active state the device will start switching activity to provide power at the output only when PWMI = HIGH. To start the Highside gate drivers HSGDx the voltage level $V_{\rm BSTx}$ - $V_{\rm SWNx}$ needs to be above the threshold VBSTx-VSWNx\_UVth. In ACTIVE state the device current consumption via $V_{\rm IN}$ is dependent on the external MOSFET used and the switching frequency $f_{\rm SW}$ . Figure 5 Simplified State Diagram Data Sheet 17 Rev. 1.0, 2016-05-20 ### 5.2 Electrical Characteristics Table 5 EC Power Supply $V_{\rm IN}$ = 8V to 36V, $T_{\rm i}$ = -40°C to +150°C, all voltages with respect to AGND; (unless otherwise specified) | Parameter | Symbol | | Value | S | Unit | Note /<br>Test Condition | Number | |---------------------------------------------|---------------------------|------|-------|------|------|-----------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Power Supply $V_{IN}$ | 1 | | | | | | П | | Input Voltage Startup | V <sub>VIN(ON)</sub> | _ | _ | 4.7 | V | $V_{\rm IN}$ increasing; $V_{\rm EN/INUVLO}$ = HIGH; IVCC = IVCC_EXT = 10 mA; | P_5.3.1 | | Input Undervoltage switch OFF | $V_{VIN(OFF)}$ | - | _ | 4.5 | V | $V_{\rm IN}$ decreasing; $V_{\rm EN/INUVLO}$ = HIGH; IVCC = IVCC_EXT = 10 mA; | P_5.3.14 | | Device operating current | $I_{VIN(ACTIVE)}$ | _ | 4.4 | 6 | mA | $^{1)}$ ACTIVE mode;<br>CLKOUT freq.<br>300KHz;<br>$V_{\rm PWMI}$ = 0 V; | P_5.3.2 | | $V_{\mathrm{IN}}$ Sleep mode supply current | $I_{VIN(SLEEP)}$ | _ | _ | 1.5 | μA | $V_{\rm EN/INUVLO}$ = 0 V;<br>$V_{\rm IN}$ = 13.5 V;<br>$V_{\rm IVCC}$ = $V_{\rm IVCC}$ EXT= 0 V; | P_5.3.3 | | <b>EN/INUVLO Pin characteristics</b> | } | | | | | _ | П | | Input Undervoltage falling<br>Threshold | $V_{ m EN/INUVLOth}$ | 1.6 | 1.75 | 1.9 | V | _ | P_5.3.7 | | EN/INUVLO Rising Hysteresis | $V_{ m EN/INUVLO(h}$ yst) | _ | 90 | - | mV | 1) | P_5.3.8 | | EN/INUVLO input Current LOW | I <sub>EN/INUVLO(LO</sub> | 0.45 | 0.89 | 1.34 | μA | $V_{\rm EN/INUVLO}$ = 0.8 V; | P_5.3.9 | | EN/INUVLO input Current HIGH | I <sub>EN/INUVLO(HI</sub> | 1.1 | 2.2 | 3.3 | μA | $V_{\text{EN/INUVLO}} = 2 \text{ V};$ | P_5.3.10 | | Timings | | | 1 | | 1 | 1 | 1 | | SLEEP mode to ACTIVE time | t <sub>ACTIVE</sub> | - | _ | 0.7 | ms | $V_{\text{IVCC}} = V_{\text{IVCC\_EXT}};$ $C_{\text{IVCC}} = 10 \mu\text{F};$ $V_{\text{IN}} = 13.5 \text{ V};$ | P_5.3.11 | <sup>1)</sup> Not subject to production test, specified by design. **Regulator Description** ### 6 Regulator Description The TLD5190QV includes all of the functions necessary to provide constant current to the output as usually required to drive LEDs. A voltage mode regulation can also be implemented (Refer to **Chapter 6.6**). It is designed to control 4 gate driver outputs in a H-Bridge topology by using only one inductor and 4 external MOSFETs. This topology is able to operate in high power BOOST, BUCK-BOOST and BUCK mode applications with maximum efficiency. The transition between the different regulation modes is done automatically by the device itself, with respect to the application boundary conditions. The transition phase between modes is seamless. ### 6.1 Regulator Diagram Description The TLD5190QV includes two analog current control inputs (IIN1, IIN2) to limit the maximum Input current (Block A1 and A7 in Figure 6). A second analog current control loop (A5, A6) connected to the sensing pins FBL, FBH regulates the output current. The regulator function is implemented by a pulse width modulated (PWM) current mode controller. The error in the output current loop is used to determine the appropriate duty cycle to get a constant output current. An external compensation network ( $R_{\rm COMP}$ , $C_{\rm COMP}$ ) is used to adjust the control loop to various application boundary conditions. The inductor current for the current mode loop is sensed by the $R_{SWCS}$ resistor. $R_{\rm SWCS}$ is used also to limit the maximum external switches / inductor current. If the Voltage across $R_{\rm SWCS}$ exceeds its overcurrent threshold ( $V_{\rm SWCS\_buck}$ or $V_{\rm SWCS\_boost}$ for buck or boost operation respectively) the device reduces the duty cycle in order to bring the switches current below the imposed limit. The current mode controller has a built-in slope compensation as well to prevent sub-harmonic oscillations. The control loop logic block (LOGIC) provides a PWM signal to four internal gate drivers. The gate drivers (HSGD1,2 and LSGD1,2) are used to drive external MOSFETs in an H-Bridge setup. The control loop block diagram displayed in **Figure 6** shows a typical constant current application. The voltage across $R_{\text{FB}}$ sets the output current. $R_{\text{IN}}$ is used to fix the maximum input current. Data Sheet 19 Rev. 1.0, 2016-05-20 Figure 6 Regulator Block Diagram - TLD5190QV Data Sheet 20 Rev. 1.0, 2016-05-20 ### 6.2 Adjustable Soft Start Ramp The soft start behavior limits the current through the inductor and the external MOSFET switches during initialization (at first turn on and restarting after output fault condition). The soft start function gradually increases the current of the inductor ( $L_{\text{OUT}}$ ) over $t_{\text{SOFT\_START}}$ to minimize potential overvoltage at the output. The soft start ramp is defined by a capacitor placed at the SOFT\_START pin. Selection of the SOFT\_START capacitor ( $C_{\text{SOFT\_START}}$ ) can be done according to the approximate formula described in **Equation (1)**: $$t_{SOFT\_START} = \frac{V_{SS}\_th\_eff}{I_{SOFT\_START(PU)}} \cdot C_{SOFT\_START}$$ (1) Note: $V_{\rm ss\_th\_eff}$ is the soft start effectiveness threshold, that depends on load condition. Its value is about 0.7V for the buck mode and 1.4V for the boost mode The SOFT START pin is also used to define a fault filter time. Once an open load or a short on the output is detected, a pull-down current source $I_{\rm SOFT\_START\_PD}$ (P\_6.4.20) is activated. Through a pull-up resistor connected from VREF to the SOFT START pin it is possible to source a current higher than $I_{\rm SOFT\_START\_PD}$ , the TLD5190QV will latch OFF until the EN/INUVLO pin is toggled. Without any resistor to VREF the pull-down current decreases until V\_{SOFT\\_START\\_RESET} (P\_6.4.22) is reached (the pull-up current source turns on again). If the fault condition hasn't been removed until $V_{\rm SOFT\_START\_LOFF}$ (P\_6.4.21) is reached, the pull-down current source $I_{\rm SOFT\_START\_PD}$ turns on again initiating a new cycle. This will continue until the fault is removed. ### 6.3 Switching Frequency setup The switching frequency can be set from 200 kHz to 700 kHz by an external resistor connected from the FREQ pin to GND or by suppliying a sync signal as specified in chapter **Chapter 11.2**. Select the switching frequency with an external resistor according to the graph in **Figure 7** or the following approximate formulas. $$f_{SW}[kHz] = 5375 * R_{FREO}[k\Omega]^{-0.8}$$ (2) $$R_{FREO}[k\Omega] = 46023 * f_{SW}[kHz]^{-1.25}$$ (3) Figure 7 Switching Frequency $f_{SW}$ versus Frequency Select Resistor to GND $R_{FREQ}$ Data Sheet 21 Rev. 1.0, 2016-05-20 ### 6.4 Operation of 4 switches H-Bridge architecture Inductor $L_{\text{OUT}}$ connects in an H-Bridge configuration with 4 external N channel MOSFETs (M1, M2, M3 & M4) - Transistor M1 and M3 provides a path between V<sub>IN</sub> and ground through L<sub>OUT</sub> in one direction (Driven by top and bottom gate drivers HSGD1 and LSGD2). - Transistor M2 and M4 provides a path between VOUT and ground through L<sub>OUT</sub> in the other direction (Driven by top and bottom gate drivers HSGD2 and LSGD1). - Nodes SWN1, SWN2, voltage across R<sub>SWCS</sub>, input and load currents are also monitored by the TLD5190QV. | | | | _ | |----|---------------|--------------------|--------------| | | BOOST<br>MODE | BUCK-BOOST<br>MODE | BUCK<br>MODE | | M1 | ON | PWM | PWM | | M2 | OFF | PWM | PWM | | M3 | PWM | PWM | OFF | | M4 | PWM | PWM | ON | Figure 8 4 switches H-Bridge architecture Transistor Status summary Figure 9 4 switches H-Bridge architecture overview ### 6.4.1 Boost mode $(V_{IN} < V_{OUT})$ - M1 is always ON, M2 is always OFF - Every cycle M3 turns ON first and inductor current is sensed (peak current control) - M3 stays ON until the upper reference threshold is reached across $R_{\rm SWCS}$ (Energizing) Data Sheet 22 Rev. 1.0, 2016-05-20 - M3 turns OFF, M4 turns ON until the end of the cycle (Recirculation) - Switches M3 and M4 alternate, behaving like a typical synchronous boost Regulator (see Figure 10) Figure 10 4 switches H-Bridge architecture in BOOST mode Simplified comparison of 4 switches H-Bridge architecture to traditional asynchronous Boost approach. - M2 is always OFF in this mode (open). - M1 is always ON in this mode (closed connection of inductor to V<sub>IN</sub>). - M4 acts as a synchronous diode, with significantly lower conduction power losses ( $I^2 \times R_{DSON}$ vs. 0.7V x I) Note: Diode is source of losses and lower system efficiency! Figure 11 4 switches H-Bridge architecture in BOOST mode compared to standard async Booster ### 6.4.2 Buck mode $(V_{IN} > V_{OUT})$ - M4 is always ON, M3 is always OFF - Every cycle M2 turns ON and inductor current is sensed (valley current control) - M2 stays ON until the lower reference threshold is reached across $R_{ m SWCS}$ (Recirculation) Data Sheet 23 Rev. 1.0, 2016-05-20 - M2 turns OFF, M1 turns ON until the end of the cycle (Energizing) - Switches M1 and M2 alternate, behaving like a typical synchronous BUCK Regulator (see Figure 12) Figure 12 4 switches H-Bridge architecture in BUCK mode Simplified comparison of 4 switches architecture to traditional asynchronous Buck approach. - M3 is always OFF in this mode (open). - M4 is always ON in this mode (closed connection inductor to V<sub>OUT</sub>). - M2 acts as a synchronous diode, with significantly lower conduction losses (I<sup>2</sup> x R<sub>DSON</sub> vs. 0.7V x I) Figure 13 4 switches H-Bridge architecture in BUCK mode compared to standard async BUCK ### 6.4.3 Buck-Boost mode $(V_{IN} \sim V_{OUT})$ - When $V_{\text{IN}}$ is close to $V_{\text{OUT}}$ the controller is in Buck-Boost operation. - All switches are switching in buck-boost operation. The direct energy transfer from the Input to the output (M1+M4 = ON) is beneficial to reduce ripple current and improves the energy efficiency of the Buck-Boost control scheme - The two buck boost waveforms and switching behaviors are displayed in Figure 14 below. Data Sheet 24 Rev. 1.0, 2016-05-20 Figure 14 4 switches H-Bridge architecture in BUCK-BOOST mode ### 6.5 Flexible current sense The flexible current sense implementation enables highside and lowside current sensing. The Figure 15 displays the application examples for the highside and lowside current sense concept. Figure 15 Highside and lowside current sensing - TLD5190QV Data Sheet 25 Rev. 1.0, 2016-05-20 ### 6.6 Programming Output Voltage (Constant Voltage Regulation) For a voltage regulator, the output voltage can be set by selecting the values $R_{\rm FB1}$ , $R_{\rm FB2}$ and $R_{\rm FB3}$ according to the following **Equation (4)**: $$V_{OUT} = \left(I_{FBH} + \frac{V_{FBH - FBL}}{R_{FB2}}\right) \cdot R_{FB1} + \left(\frac{V_{FBH - FBL}}{R_{FB2}} - I_{FBL}\right) \cdot R_{FB3} + V_{FBH - FBL}$$ (4) If Analog dimming is performed, due to the variations on the $I_{\rm FBL}$ ( $I_{\rm FBL\_HSS}$ (P\_6.4.9) and $I_{\rm FBL\_LSS}$ (P\_6.4.40)) current on the entire voltage spanning, a non linearity on the output voltage may be observed. To minimize this effect RFBx resistors should be properly dimensioned. Figure 16 Programming Output Voltage (Constant Voltage Regulation) Data Sheet 26 Rev. 1.0, 2016-05-20 ### 6.7 Electrical Characteristics Table 6 EC Regulator $V_{\rm IN}$ = 8V to 36V, $T_{\rm i}$ = -40°C to +150°C, all voltages with respect to AGND; (unless otherwise specified) | Parameter | Symbol | | Value | S | Unit | Note / | Number | |-------------------------------------------------------|----------------------------|-------|-------|----------|------|--------------------------------------------------------------------------------------------------------------|---------------| | | | Min. | Тур. | Max. | | Test Condition | | | Regulator: | 1 | | · I | <u> </u> | | 1 | 1 | | V <sub>(FBH-FBL)</sub> threshold | $V_{(FBH-FBL)}$ | 145.5 | 150 | 154.5 | mV | $T_{\rm j}$ = 25 °C;<br>$V_{\rm SET}$ = 2 V; | P_6.4.1 | | V <sub>(FBH-FBL)</sub> threshold | $V_{({\sf FBH-FBL})}$ | 144 | 150 | 156 | mV | $V_{\text{SET}}$ = 2 V; | P_6.4.2 | | V <sub>(FBH-FBL)</sub> threshold @ analog dimming 10% | $V_{ m (FBH-}$ FBL)_10 | 10 | 15 | 20 | mV | $V_{\rm SET}$ = 0.32 V; | P_6.4.6 | | FBH Bias current @ highside sensing setup | $I_{FBH\_HSS}$ | 65 | 110 | 155 | μΑ | $^{1)}V_{\rm FBL}$ = 7 V;<br>$V_{\rm FBH - FBL}$ = 150 mV; | P_6.4.8 | | FBL Bias current @ highside sensing setup | $I_{\mathrm{FBL\_HSS}}$ | 17 | 30 | 43 | μΑ | $^{1)}V_{\rm FBL}$ = 7 V;<br>$V_{\rm FBH - FBL}$ = 150 mV; | P_6.4.9 | | FBH Bias current @ lowside sensing setup | $I_{FBH\_LSS}$ | -7.5 | -4 | -2.5 | μΑ | $^{1)}V_{\rm FBL}$ = 0 V;<br>$V_{\rm FBH - FBL}$ = 150 mV; | P_6.4.39 | | FBL Bias current @ lowside sensing setup | $I_{\mathrm{FBL\_LSS}}$ | -45 | -30 | -20 | μΑ | $^{1)}V_{\rm FBL}$ = 0 V;<br>$V_{\rm FBH - FBL}$ = 150 mV; | P_6.4.40 | | FBH-FBL High Side sensing entry threshold | $V_{\mathrm{FBH\_HSS\_i}}$ | - | 2 | - | V | $^{1)}V_{\mathrm{FBH1}}$ increasing; | P_6.9.1 | | FBH-FBL High Side sensing exit threshold | $V_{\mathrm{FBH\_HSS\_}}$ | - | 1.75 | - | V | $^{\mathrm{1)}}V_{\mathrm{FBH}}$ decreasing; | P_6.9.2 | | OUT Current sense Amplifier g <sub>m</sub> | $IFBx_{\sf gm}$ | _ | 890 | _ | μS | 1) | P_6.4.10 | | Output Monitor Voltage | $V_{IOUTMON}$ | 1.33 | 1.4 | 1.47 | V | $V_{\text{FBH - FBL}} = 150 \text{ mV};$ | P_6.4.11 | | Maximum BOOST Duty Cycle | $D_{BOOST\_M}$ | 89 | 91 | 93 | % | $f_{\text{sw}}$ =300kHZ; | P_6.4.12 | | Input Current Sense threshold V <sub>IIN1-IIN2</sub> | V <sub>IIN1-IIN2</sub> | 46 | 50 | 54 | mV | - | P_6.4.13 | | Input Current sense Amplifier g <sub>m</sub> | $I_{IN\_gm}$ | _ | 2.12 | _ | mS | 1) | P_6.4.14 | | Input current Monitor Voltage | V <sub>IINMON</sub> | 0.95 | 1 | 1.05 | V | $^{1)}V_{\text{IIN1 - IIN2}} = 50 \text{ mV};$<br>$V_{\text{IIN1}} = V_{\text{VIN(ON)}} \text{ to}$<br>55 V; | P_6.4.15 | | Switch Peak Over Current<br>Threshold - BOOST | $V_{ m SWCS\_boo}$ | 40 | 50 | 60 | mV | 1) | P_10.8.1<br>5 | | Switch Peak Over Current<br>Threshold - BUCK | $V_{ m SWCS\_buck}$ | -60 | -50 | -40 | mV | 1) | P_10.8.1<br>6 | | Soft Start | 1 | + | + | + | + | , | - 1 | | Soft Start pull up current | $I_{Soft\_Start\_P}$ | 22 | 26 | 32 | μΑ | $V_{\text{Soft\_Start}} = 1 \text{ V};$ | P_6.4.19 | | Soft Start pull down current | $I_{Soft\_Start\_P}$ | 2.2 | 2.6 | 3.2 | μΑ | $V_{\text{Soft\_Start}} = 1 \text{ V};$ | P_6.4.20 | | Soft Start Latch-OFF Threshold | $V_{Soft\_Start\_L}$ | 1.65 | 1.75 | 1.85 | V | - | P_6.4.21 | Table 6 EC Regulator (cont'd) $V_{\rm IN}$ = 8V to 36V, $T_{\rm i}$ = -40°C to +150°C, all voltages with respect to AGND; (unless otherwise specified) | Parameter | Symbol | Values | | | Unit | Note / | Number | |--------------------------------------------------------|----------------------------------------------|--------|------|------|------|------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | Test Condition | | | Soft Start Reset Threshold | $V_{ m Soft\_Start\_}$ | 0.1 | 0.2 | 0.3 | V | _ | P_6.4.22 | | Soft Start Voltage during regulation | $V_{ m Soft\_Start\_r}$ eg | 1.9 | 2 | 2.1 | V | <sup>1)</sup> No Faults | P_6.9.3 | | Oscillator | | | | | | | | | Switching Frequency | $f_{\sf SW}$ | 285 | 300 | 315 | kHz | $T_{\rm j}$ = 25 °C;<br>$R_{\rm FREQ}$ = 37.4 k $\Omega$ ; | P_6.4.23 | | SYNC Frequency | $f_{ extsf{SYNC}}$ | 200 | _ | 700 | kHz | _ | P_6.4.24 | | SYNC<br>Turn On Threshold | $V_{\mathrm{SYNC,ON}}$ | 2 | _ | _ | V | - | P_6.4.25 | | SYNC<br>Turn Off Threshold | $V_{\mathrm{SYNC,OFF}}$ | _ | - | 0.8 | V | _ | P_6.4.26 | | SYNC<br>High Input Current | $I_{SYNC,H}$ | 15 | 30 | 45 | μΑ | $V_{\text{SYNC}}$ = 2.0 V; | P_6.4.62 | | SYNC<br>Low Input Current | $I_{SYNC,L}$ | 6 | 12 | 18 | μA | $V_{\rm SYNC}$ = 0.8 V; | P_6.4.63 | | Gate Driver for external Switch | | | | | | | | | Gate Driver undervoltage threshold VBSTx-VSWNx_UVth | $V_{\rm BSTx}\text{-} \\ V_{\rm SWNx\_UVth}$ | 3.4 | - | 4 | V | $V_{\rm BSTx}$ - $V_{\rm SWNx}$ decreasing; | P_6.4.64 | | HSGDx NMOS driver on-state resistance (Gate Pull Up) | $R_{\mathrm{DS}(\mathrm{ON\_PU})}$ | 1.4 | 2.3 | 3.7 | Ω | $V_{\rm BSTx}$ - $V_{\rm SWNx}$ = 5 V;<br>$I_{\rm source}$ = 100 mA; | P_6.4.28 | | HSGDx NMOS driver on-state resistance (Gate Pull Down) | R <sub>DS(ON_PD)</sub> | 0.6 | 1.2 | 2.2 | Ω | $V_{\rm BSTx}$ - $V_{\rm SWNx}$ = 5 V;<br>$I_{\rm sink}$ = 100 mA; | P_6.4.29 | | LSGDx NMOS driver on-state resistance (Gate Pull Up) | R <sub>DS(ON_PU)</sub> | 1.4 | 2.3 | 3.7 | Ω | $V_{\text{IVCC\_EXT}}$ = 5 V;<br>$I_{\text{source}}$ = 100 mA; | P_6.4.30 | | LSGDx NMOS driver on-state resistance (Gate Pull Down) | R <sub>DS(ON_PD)</sub> | 0.4 | 1.2 | 1.8 | Ω | $V_{\text{IVCC\_EXT}}$ = 5 V;<br>$I_{\text{sink}}$ = 100 mA; | P_6.4.31 | | HSGDx Gate Driver peak sourcing current | I <sub>HSGDx_SRC</sub> | 380 | _ | _ | mA | 1)<br>$V_{HSGDx} - V_{SWNx} = 1 V$<br>to 4 V;<br>$V_{BSTx} - V_{SWNx} = 5 V$ | P_6.4.32 | | HSGDx Gate Driver peak sinking current | I <sub>HSGDx_SNK</sub> | 410 | _ | _ | mA | 1)<br>$V_{HSGDx} - V_{SWNx} = 4 V$<br>to 1 V;<br>$V_{BSTx} - V_{SWNx} = 5 V$ | P_6.4.33 | | LSGDx Gate Driver peak sourcing current | I <sub>LSGDx_SRC</sub> | 370 | _ | - | mA | 1)<br>V <sub>LSGDx</sub> = 1 V to 4 V;<br>V <sub>IVCC EXT</sub> = 5 V; | P_6.4.34 | | LSGDx Gate Driver peak sinking current | I <sub>LSGDx_SNK</sub> | 550 | _ | _ | mA | 1)<br>V <sub>LSGDx</sub> = 4 V to 1 V;<br>V <sub>IVCC_EXT</sub> = 5 V; | P_6.4.35 | **Regulator Description** ### Table 6 EC Regulator (cont'd) $V_{\rm IN}$ = 8V to 36V, $T_{\rm i}$ = -40°C to +150°C, all voltages with respect to AGND; (unless otherwise specified) | Parameter | Symbol | Values | | | Unit | Note / | Number | |----------------------------|---------------------|--------|------|------|------|----------------|----------| | | | Min. | Тур. | Max. | | Test Condition | | | LSGDx OFF to HSGD ON delay | t <sub>LSOFF-</sub> | 15 | 30 | 40 | ns | 1) | P_6.4.36 | | | HSON_delay | | | | | | | | HSGDx OFF to LSGD ON delay | $t_{HSOFF}$ | 35 | 60 | 75 | ns | 1) | P_6.4.37 | | | LSON_delay | | | | | | | <sup>1)</sup> Not subject to production test, specified by design Data Sheet 29 Rev. 1.0, 2016-05-20 **Digital Dimming Function** ### 7 Digital Dimming Function To change brightness of LED loads without affecting the lighting-color of the LED a digital Dimming function via PWM (Pulse Width Modulation) is often required. ### 7.1 Description PWM dimming is commonly practiced to prevent color shift in the LED light source. ### Via Parallel Interface The PWMI pin detects a pulse width modulated (PWM) signal that disable the gate drivers from delivering output current. Figure 17 Digital Dimming Overview Data Sheet 30 Rev. 1.0, 2016-05-20 **Digital Dimming Function** Figure 18 Timing Diagram LED Dimming and Start up behavior example ( $V_{\rm VIN}$ stable in the functional range and not during startup) Data Sheet 31 Rev. 1.0, 2016-05-20 **Digital Dimming Function** ### 7.2 Electrical Characteristics ### Table 7 EC Digital Dimming $V_{\rm IN}$ = 8V to 36V, $T_{\rm i}$ = -40°C to +150°C, all voltages with respect to AGND; (unless otherwise specified) | Parameter | Symbol | | Values | | | Note / Test Condition | Number | |----------------------------|----------------|------|--------|------|-----|----------------------------|---------| | | | Min. | Тур. | Max. | | | | | PWMI Input: | | | | - | - 1 | | | | PWMI<br>Turn On Threshold | $V_{PWMI,ON}$ | 2 | - | - | V | - | P_7.2.1 | | PWMI<br>Turn Off Threshold | $V_{PWMI,OFF}$ | - | - | 0.8 | V | - | P_7.2.2 | | PWMI<br>High Input Current | $I_{PWMI,H}$ | 15 | 30 | 45 | μΑ | V <sub>PWMI</sub> = 2.0 V; | P_7.2.4 | | PWMI<br>Low Input Current | $I_{PWMI,L}$ | 6 | 12 | 18 | μΑ | V <sub>PWMI</sub> = 0.8 V; | P_7.2.5 | Data Sheet 32 Rev. 1.0, 2016-05-20 **Analog Dimming** ### 8 Analog Dimming The analog dimming feature allows further control of the output current. This approach is used to: - Reduce the default current in a narrow range to adjust to different binning classes of the used LEDs. - Adjust the load current to enable the usage of one hardware for several LED types where different current levels are required. - · Reduce the current at high temperatures (protect LEDs from overtemperature). - Reduce the current at low input voltages (for example, cranking-pulse breakdown of the supply or power derating). ### 8.1 Description The analog dimming feature is adjusting the average load current level via the control of the feedback error Amplifier voltage ( $V_{\text{FBH-FBI}}$ ). The SET pin is used to adjust the mean output current/voltage. The $V_{\rm SET}$ range where analog dimming is enabled is from 200mV to 1.5V. Different application scenarios are described in **Figure 20**. ### Using the SET pin to adjust the output current: For the calculation of the output current $I_{OUT}$ the following **Equation (5)** is used: $$I_{OUT} = \frac{V_{FBH} - V_{FBL}}{R_{FR}} \tag{5}$$ A decrease of the average output current can be achieved by controlling the voltage at the SET pin ( $V_{SET}$ ) between 0.2V and 1.4V. The mathematical relation is given in the **Equation (6)** below: $$I_{OUT} = \frac{V_{SET} - 200 \ mV}{R_{FB} \cdot 8} \tag{6}$$ If $V_{SET}$ is 200mV (typ.) the LED current is only determined by the internal offset voltages of the comparators. To assure the switching activity is stopped and $I_{OUT}$ =0, $V_{SET}$ has to be <100mV, see **Figure 19** Figure 19 Analog Dimming Overview Data Sheet 33 Rev. 1.0, 2016-05-20 **Analog Dimming** ### Multi-purpose usage of the Analog dimming feature - 1) A $\mu$ C integrated digital analog converter (DAC) output or a stand alone DAC can be used to supply the SET pin of the TLD5190QV. - 2) The usage of an external resistor divider connected between $V_{\mathsf{REF}}$ (accurate regulated supply output) SET and GND can be chosen for systems without $\mu\mathsf{C}$ on board. The concept allows control of the LED current by placing low power resistors. - 3) Furthermore a temperature sensitive resistor (Thermistor) to protect the LED loads from thermal destruction can be connected. - 4) If the analog dimming feature is not needed, the SET pin should be connected to the VREF pin. - 5) Instead of a DAC, the $\mu$ C can provide a PWM signal and an external R-C filter to produce a constant voltage for the analog dimming. The voltage level depends on the PWM frequency ( $f_{PWM}$ ) and duty cycle which can be controlled by the $\mu$ C software after reading the coding resistor placed on the LED module. Figure 20 Different use cases for analog dimming pin SET ### 8.2 Electrical Characteristics Data Sheet 34 Rev. 1.0, 2016-05-20 **Analog Dimming** ### Table 8 EC Analog Dimming $V_{\rm IN}$ = 8V to 36V, $T_{\rm i}$ = -40°C to +150°C, all voltages with respect to AGND; (unless otherwise specified) | Parameter | Symbol | Values | | Unit | Note / | Number | | |---------------------------|-------------------------|--------|------|------|--------|----------------------------------------|---------| | | | Min. | Тур. | Max. | | Test Condition | | | Source current on SET Pin | I <sub>SET_source</sub> | _ | _ | 1 | μΑ | $^{1)}V_{\text{SET}}$ = 0.2 V to 1.4V; | P_8.3.4 | <sup>1)</sup> Specified by design: not subject to production test. Data Sheet 35 Rev. 1.0, 2016-05-20 **Linear Regulator** ### 9 Linear Regulator The TLD5190QV features an integrated voltage regulator for the supply of the internal gate driver stages. Furthermore an external voltage regulator can be connected to the IVCC\_EXT pin to achieve an alternative gate driver supply if required. ### 9.1 IVCC Description When the IVCC pin is connected to the IVCC\_EXT pin, the internal linear voltage regulator supplies the internal gate drivers with a typical voltage of 5V and current up to $I_{LIM}$ (P\_9.2.2). An external output capacitor with low ESR is required on pin IVCC for stability and buffering transient load currents. During normal operation the external MOSFET switches will draw transient currents from the linear regulator and its output capacitor (**Figure 21**, drawing A). Proper sizing of the output capacitor must be considered to supply sufficient peak current to the gate of the external MOSFET switches. A minimum capacitance value is given in parameter $C_{IVCC}$ (P\_9.2.4). ### Alternative IVCC\_EXT Supply Concept: The IVCC\_EXT pin can be used for an external voltage supply to alternatively supply the MOSFET Gate drivers. This concept is beneficial in the high input voltage range to avoid power losses in the IC (Figure 21, drawing B). #### Integrated undervoltage protection for the external switching MOSFET: An integrated undervoltage reset threshold circuit monitors the linear regulator output voltage. This undervoltage reset threshold circuit will turn OFF the gate drivers in case the IVCC or IVCC\_EXT voltage falls below their undervoltage Reset switch OFF Thresholds $V_{\rm IVCC\_RTH,d}$ (P\_9.2.9) and $V_{\rm IVCC\_EXT\_RTH,d}$ (P\_9.2.5). The Undervoltage Reset threshold for the IVCC and the IVCC\_EXT pins help to protect the external switches from excessive power dissipation by ensuring the gate drive voltage is sufficient to enhance the gate of the external logic level N-channel MOSFETs. Figure 21 Voltage Regulator Configurations Data Sheet 36 Rev. 1.0, 2016-05-20 **Linear Regulator** #### 9.2 Electrical Characteristics Table 9 EC Line Regulator $V_{\rm IN}$ = 8V to 36V, $T_{\rm i}$ = -40°C to +150°C, all voltages with respect to AGND; (unless otherwise specified) | Parameter | Symbol | | Value | s | Unit | Note / Test Condition | Number | | |--------------------------------------------------------|-----------------------------|------|-------|------|------|---------------------------------------------------------------------|---------|--| | | | Min. | Тур. | Max. | | | | | | IVCC | 1 | | | | | | | | | Output Voltage | $V_{IVCC}$ | 4.8 | 5 | 5.2 | V | $V_{\rm IN}$ = 13.5 V;<br>0.1mA ≤ $I_{\rm IVCC}$ ≤ 50mA; | P_9.2.1 | | | Output Current Limitation | $I_{LIM}$ | 70 | 90 | 110 | mA | $V_{\text{IVCC}} = 4 \text{ V};$ | P_9.2.2 | | | Drop out Voltage ( $V_{\rm IN}$ - $V_{\rm IVCC}$ ) | $V_{DR}$ | _ | 200 | 350 | mV | $V_{\text{IN}}$ = 5 V;<br>$I_{\text{IVCC}}$ = 10 mA; | P_9.2.3 | | | IVCC Buffer Capacitor | C <sub>IVCC</sub> | 10 | _ | _ | μF | 1) 2) | P_9.2.4 | | | IVCC_EXT Undervoltage<br>Reset switch OFF<br>Threshold | $V_{\rm IVCC\_EXT\_}$ RTH,d | 3.7 | 3.9 | 4.1 | V | $V_{\rm IVCC\_EXT} \ {\rm decreasing};$ | P_9.2.5 | | | IVCC Undervoltage<br>Reset switch OFF<br>Threshold | $V_{\rm IVCC\_RTH,}$ d | 3.7 | 3.9 | 4.1 | V | $V_{\rm IVCC}$ decreasing; | P_9.2.9 | | | IVCC and IVCC_EXT Undervoltage Hysterisis | $V_{ m IVCCX\_HY}$ | 0.3 | 0.33 | 0.36 | V | $V_{\mathrm{IVCC}}$ increasing; $V_{\mathrm{IVCC\_EXT}}$ increasing | P_9.2.6 | | | VREF voltage | $V_{REF}$ | 1.94 | 2 | 2.06 | V | 0 ≤ I <sub>VREF</sub> ≤ 200μA; | P_9.2.8 | | <sup>1)</sup> Not subject to production test, specified by design Data Sheet 37 Rev. 1.0, 2016-05-20 <sup>2)</sup> Minimum value given is needed for regulator stability; application might need higher capacitance than the minimum. Use capacitors with LOW ESR. <sup>3)</sup> Selection of external switching MOSFET is crucial. $V_{IVCC\_EXT\_RTH,d}$ and $V_{IVCC\_RTH,d}$ min. as worst case $V_{GS}$ must be considered. ## 10 Protection and Diagnostic Functions #### 10.1 Description The TLD5190QV has integrated circuits to diagnose and protect against overvoltage, open load, short circuits of the load and overtemperature faults. In IDLE state, only the Over temperature Shut Down, Over Temperature Warning, IVCC or IVCC\_EXT Undervoltage Monitor or $V_{\sf EN/INUVLO}$ Undervoltage Monitor are reported according to specifications. In Figure 22 a summary of the protection, diagnostic and monitor functions is displayed. Figure 22 Protection, Diagnostic and Monitoring Overview - TLD5190QV | Input | Input | | | Output | | | | | |-------------------|--------|-----|-----|--------------|----------|--|--|--| | Condition | Level* | EF1 | EF2 | Gate Drivers | IVCC | | | | | Open Load / | False | Н | Н | Sw* | Active | | | | | Overvoltages | True | Н | L | L | Active | | | | | Shorted LED fault | False | Н | Н | Sw* | Active | | | | | Shorted LED lault | True | L | Н | L | Active | | | | | Overtemperature | False | Н | Н | Sw* | Active | | | | | Overtemperature | True | L | L | L | Shutdown | | | | \*Note: Sw = Switching False = Condition does not exist True = Condition does exist Figure 23 Diagnostic Truth Table - TLD5190QV Note: A device Overtemperature event overrules all other fault events! Data Sheet 38 Rev. 1.0, 2016-05-20 #### 10.2 Overvoltage, Open Load, Short circuit protection The VFB pin measures the voltage on the application output and in accordance with the populated resistor divider, short to ground, open load and overvoltage thresholds are set. Refer to **Figure 24** for more details. Figure 24 VFB Protection Pin - Overview #### 10.2.1 Short Circuit protection The device detects a short circuit if this condition is verified: - The pin VFB falls below the threshold voltage $V_{\mathrm{VFB\ S2G}}$ for at least 8 clock cycles A voltage divider between $V_{\text{OUT}}$ , VFB pin and AGND is used to adjust the application short circuit thresholds following **Equation (8)**. $$V_{short\_led} = V_{VFB\_S2G} \cdot \frac{R_{VFBH} + R_{VFBL}}{R_{VFBL}}$$ (7) The TLD5190QV provides an open-drain status pin, EF1, which pulls low when the short circuit is detected. The only time the FB pin will be below $V_{\rm VFB\_S2G}$ is during start-up or if the LEDs are shorted. During start-up the TLD5190QV ignores the detection of a short circuit or an open load until the soft-start capacitor reaches 1.75V. To prevent false tripping after startup, a large enough soft-start capacitor must be used to allow the output to get up to approximately 50% of the final value. Note: If the short circuit condition disappears, the device will re-start with the soft start routine as described in **Chapter 6.2**. #### 10.2.2 Overvoltage Protection A voltage divider between $V_{\text{OUT}}$ , VFB pin and AGND is used to adjust the Overvoltage protection threshold (refer to **Figure 24**). Data Sheet 39 Rev. 1.0, 2016-05-20 ## H-Bridge DC/DC Controller TLD5190QV #### **Protection and Diagnostic Functions** To fix the overvoltage protection threshold the following Equation (8) is used: $$V_{OUT\_OV\_protected} = V_{VFB\_OVTH} \cdot \frac{R_{VFBH} + R_{VFBL}}{R_{VFBI}}$$ (8) In case of overvoltage events at the input and output, the open-drain status pin EF2 will toggle to LOW, while EF1 will stay at HIGH. After the overvoltage event disappeared the device will auto restart and the status pin EF2 will toggle to HIGH. #### 10.2.3 Open Load Protection To reliably detect an open load event, two conditions will be observed: 1) Voltage threshold: $V_{\rm VFB}{>}V_{\rm VFB~OL,rise}$ 2) output information: $V_{\text{(FBH-FBL)}} < V_{\text{FBH FBL OL}}$ The TLD5190QV provides an open-drain status pin, EF2, which pulls low when the VFB pin is above $V_{\rm VFB\_OL,rise}$ threshold and the voltage across $V_{\rm (FBH-FBL)}$ is less than $V_{\rm FBH\_FBL\_OL}$ . If the open LED clamp voltage is programmed correctly using the VFB pin, then the VFB pin should never exceed 1.28V ( $V_{\rm VFBOL,fall}$ when the LEDs are connected. After an Open Load error the TLD5190QV is autorestarting the output control accordingly to the implemented Softstart routine. An Open Load error causes an increase of the output voltage as well. An Overvoltage condition could be reported in combination with an Open Load error (in general, multiple error detection may happen if more error detection thresholds are reached during the autorestart funcion, as possible consequence of reactive behavior at the output node during open load). The COMP capacitor is discharged during an Open Load condition to prevent spikes if load reconnects. This measure could artificially generate Short Circuit detections after open loads events. #### 10.3 Input voltage monitoring, protection and power derating Input overvoltage and undervoltage shutdown levels can both be defined through an external resistor divider, as shown in **Figure 25**. Both INOVLO and EN/INUVLO pin voltages are internally compared to their respective thresholds by means of hysteretic comparators. Data Sheet 40 Rev. 1.0, 2016-05-20 Neglecting the hysteresis, the following equations hold: $$UV_{th} = \left(1 + \frac{R_1}{R_2 + R_3}\right) \cdot EN / INUVLO_{th}$$ (9) $$OV_{th} = \left(1 + \frac{R_1 + R_2}{R_3}\right) \cdot INOVLO \qquad th$$ (10) $$P_{IN} = \frac{V_{OUT} \cdot I_{OUT}}{\eta} \tag{11}$$ $$V_{IN\_boundary} = \frac{\left(\frac{V_{OUT} \cdot I_{OUT}}{I_{IN}}\right)}{n} \tag{12}$$ $$I_{IN} = \frac{V_{IN \, 1-IN \, 2}}{R_{IN}} \tag{13}$$ $$I_{OUT} = \frac{V_{FBH-FBL}}{R_{FB}} \tag{14}$$ Figure 25 Input Voltage Protection Data Sheet 41 Rev. 1.0, 2016-05-20 ## 10.4 Input current Monitoring The IINMON pin provides a linear indication of the current flowing through the input. The following **Equation (15)** is applicable: $$V_{IINMON} = I_{IN} \cdot R_{IN} \cdot 20 \tag{15}$$ Note: If the $R_{\it IN}$ value is choosen in a way that the current limitiation is much bigger than the nominal input current during the application the current measurement becomes inaccurate. Best results for an accurate current measurement via the $V_{\it IINMON}$ pin is to set the current limit only slightly above the specific application related nominal input current. #### 10.5 Output current Monitoring The IOUTMON pin provides a linear indication of the current flowing through the LEDs. The following **Equation (16)** is applicable: $$V_{IOUTMON} = 200 \ mV + I_{OUT} \cdot R_{FB} \cdot 8 \tag{16}$$ Data Sheet 42 Rev. 1.0, 2016-05-20 ## 10.6 Device Temperature Monitoring A temperature sensor is integrated on the chip. The temperature monitoring circuit compares the measured temperature to the shutdown threshold. If the internal temperature sensor reaches the shut-down temperature, the Gate Drivers plus the IVCC regulator are shut down as described in **Figure 26**. The CLKOUT function is disabled during an overtemperature event and will autorestart when the device cooled down and IVCC is present again. Note: The Device will start up with a soft start routine after a overtemperature condition disappear. Figure 26 Device Overtemperature Protection Behavior Data Sheet 43 Rev. 1.0, 2016-05-20 #### 10.7 Electrical Characteristics $V_{\rm IN}$ = 8V to 36V, $T_{\rm i}$ = -40°C to +150°C, all voltages with respect to AGND; (unless otherwise specified) | Parameter | Symbol | Values | | | Unit | Note / Test Condition | Number | | |--------------------------------------------------------|-------------------------------|--------|----------|------|------|------------------------------------------|-----------|--| | | | Min. | Тур. | Max. | | | | | | Short Circuit Prote | ection | 1 | <u>'</u> | • | | | | | | Short to GND threshold | V <sub>VFB_S2G</sub> | 0.53 | 0.563 | 0.59 | V | $V_{ m VFB}$ decreasing; | P_10.8.1 | | | Temperature Prote | ection: | 1 | <u>'</u> | • | | | | | | Over Temperature<br>Shutdown | $T_{\rm j,SD}$ | 160 | 175 | 190 | °C | 1) | P_10.8.4 | | | Over Temperature<br>Shutdown<br>Hysteresis | $T_{ m j,SD,hyst}$ | _ | 10 | - | °C | 1) | P_10.8.5 | | | Overvoltage Prote | ction: | II. | • | | 1 | | | | | VFB Over Voltage<br>Feedback<br>Threshold | $V_{ m VFB\_OVTH}$ | 1.42 | 1.46 | 1.50 | V | | P_10.8.6 | | | Output Over<br>Voltage Feedback<br>Hysteresis | $V_{\mathrm{VFB\_OVTH,HY}}$ s | 25 | 40 | 58 | mV | Output Voltage decreasing; | P_10.8.7 | | | Open Load and Op | en Feedback | Diagno | stics | | | | | | | Open Load rising<br>Threshold | $V_{ m VFB\_OL,rise}$ | 1.29 | 1.34 | 1.39 | V | $V_{\text{FBH-FBL}} = 0 \text{ V};$ | P_10.8.9 | | | Open Load<br>reference Voltage<br>V <sub>FBH-FBL</sub> | $V_{FBH\_FBL\_OL}$ | _ | 15 | 22.5 | mV | V <sub>FB</sub> = 1.4 V; | P_10.8.10 | | | Open Load falling<br>Threshold | $V_{ m VFB\_OL,fall}$ | 1.23 | 1.28 | 1.33 | V | $V_{\text{FBH-FBL}} = 0 \text{ V};$ | P_10.8.11 | | | Input Overvoltage | protection | | | | | | | | | Input Overvoltage rising Threshold | $V_{INOVLOth}$ | 1.9 | 2 | 2.1 | V | _ | P_10.8.12 | | | Input Overvoltage<br>Threshold<br>Hysteresis | $V_{INOVLO(hyst)}$ | 18 | 40 | 62 | mV | - | P_10.8.13 | | | Error Flags | | | | | | | | | | EF1,2 Pin Output<br>Impedance | R <sub>EF12</sub> | _ | 2.1 | _ | kΩ | <sup>1)</sup> Fault Condition<br>I=100uA | P_10.8.14 | | <sup>1)</sup> Specified by design; not subject to production test. Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation. Data Sheet 44 Rev. 1.0, 2016-05-20 #### 11 Infineon FLAT SPECTRUM Featureset #### 11.1 Description The Infineon FLAT SPECTRUM feature set has the target to minimize external additional filter circuits. The goal is to provide several beneficial concepts to provide easy adjustments for EMC improvements after the layout is already done and the HW designed. #### 11.2 Synchronization Function The TLD5190QV features a SYNC input pin which can be used by a $\mu$ C pin to define an oscillator switching frequency. The $\mu$ C is responsible to synchronize with various devices by applying appropriate SYNC signals to the dedicated DC/DC devices in the system. Refer to **Figure 27** Note: The Synchronization function can not be used when the Spread Spectrum is active. Figure 27 Synchronization Overview #### 11.3 CLKOUT Function The CLKOUT pin provides an in-phase clock signal provided by the internal oscillator. This signal can be used to synchronize two devices for extending output power capability. Data Sheet 45 Rev. 1.0, 2016-05-20 Figure 28 CLKOUT Overview Data Sheet 46 Rev. 1.0, 2016-05-20 #### 11.4 Spread Spectrum The Spread Spectrum modulation technique significantly improves the lower frequency range of the spectrum (f<30MHz). By using the spread spectrum technique, it is possible to optimize the input filter only for the peak limits, and also pass the average limits (average emission limits are -20dB lower than the peak emission limits). By using spread spectrum, the need for low ESR input capacitors is relaxed because the input capacitor series resistor is important for the low frequency filter characteristic. This can be an economic benefit if there is a strong requirement for average limits. The TLD5190QV features a built in Spread Spectrum function which can be enabled via an external Pin (SPREAD\_SPECTRUM = HIGH). The modulation frequency $f_{\text{FM}}$ , P\_11.6.3 and the deviation frequency $f_{\text{dev}}$ , P\_11.6.2 are internally fixed. Refer to Figure 29 for more details. Note: The Spread Spectrum function can not be used when the synchronization pin is used. Figure 29 Spread Spectrum Overview Data Sheet 47 Rev. 1.0, 2016-05-20 #### 11.5 EMC optimized schematic Figure 30 below displays the Application circuit with additional external components for improved EMC behavior. Figure 30 Application Drawing Including Additional Components for an Improved EMC Behavior Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device. Data Sheet 48 Rev. 1.0, 2016-05-20 #### 11.6 Electrical Characteristics $V_{\rm IN}$ = 8V to 36V, $T_{\rm i}$ = -40°C to +150°C, all voltages with respect to AGND; (unless otherwise specified) | Parameter | Symbol | | Value | s | Unit | Note /<br>Test Condition | Number | |---------------------------------------|------------------------------|---------------------------|-------|------------|------|---------------------------------------|-----------| | | | Min. | Тур. | Max. | | | | | Spread Spectrum Paramete | ers | 1 | " | " | | | | | Frequency Deviation | $f_{\sf dev}$ | _ | ±16 | - | % | SPREAD_SPEC<br>TRUM = HIGH;; | P_11.6.2 | | Frequency Modulation | $f_{\sf FM}$ | _ | 12 | - | kHz | SPREAD_SPEC<br>TRUM = HIGH; | P_11.6.3 | | Input Characteristics (SPRI | EAD_SPECTRUM | 1) | | | | | | | SPREAD_SPECTRUM Turn On Threshold | $V_{ m SPREAD\_SPE}$ | 2 | _ | _ | V | _ | P_11.6.5 | | SPREAD_SPECTRUM Turn Off Threshold | $V_{ m SPREAD\_SPE}$ | _ | _ | 8.0 | V | _ | P_11.6.6 | | SPREAD_SPECTRUM<br>High Input Current | $I_{ m SPREAD\_SPEC}$ TRUM,H | 15 | 30 | 45 | μA | V <sub>SPREAD_SPECTRUM</sub> = 2.0 V; | P_11.6.8 | | SPREAD_SPECTRUM Low Input Current | $I_{ m SPREAD\_SPEC}$ TRUM,L | 6 | 12 | 18 | μA | V <sub>SPREAD_SPECTRUM</sub> = 0.8 V; | P_11.6.9 | | Output Characteristics (CL | KOUT) | • | | · | | | | | L level output voltage | $V_{CLKOUT(L)}$ | 0 | _ | 0.4 | V | $I_{\text{CLKOUT}}$ = -2 mA; | P_11.6.10 | | H level output voltage | V <sub>CLKOUT(H)</sub> | V <sub>IVCC</sub> - 0.4 V | - | $V_{IVCC}$ | V | $I_{\text{CLKOUT}}$ = 2 mA; | P_11.6.11 | <sup>1)</sup> Specified by design; not subject to production test. ## 12 Application Information Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device. Figure 31 Application Drawing - TLD5190QV as current regulator Table 12 BOM - TLD5190QV as current regulator ( $I_{OUT}$ = 1A, $f_{SW}$ = 300kHz) | Reference Designator | Value | Manufacturer | Part Number | Туре | Quantity | |----------------------------------------------------|----------------|--------------|--------------------|-----------|----------| | $\overline{D_1, D_2}$ | Schottky Diode | TBD | TBD | Diode | 2 | | $\overline{C_{IN1}}$ | 1 μF, 100V | EPCOS | X7R | Capacitor | 1 | | $\overline{C_{IN2}}$ | 4.7 μF, 100V | EPCOS | X7R | Capacitor | 5 | | $\overline{C_{filter}}$ | 470 nF, 6.3V | EPCOS | X7R | Capacitor | 1 | | $\overline{C_{COMP}}$ | 22 nF, 16V | EPCOS | X7R | Capacitor | 1 | | $C_{SOFT\_START}$ | 22 nF, 16V | EPCOS | X7R | Capacitor | 1 | | $\overline{C_{OUT1}}$ | 4.7 μF, 100V | EPCOS | X7R | Capacitor | 3 | | $C_{\text{OUT2}}; C_{\text{OUT3}}; C_{\text{REF}}$ | 100 nF, 100V | EPCOS | X7R | Capacitor | 3 | | $\overline{C_{IV}}$ | 10 μF , 10V | EPCOS | X7R | Capacitor | 1 | | $\overline{C_{\mathrm{BST1}},C_{\mathrm{BST2}}}$ | 100 nF, 16V | EPCOS | X7R | Capacitor | 2 | | IC <sub>1</sub> | _ | Infineon | TLD5190QV | IC | 1 | | $\overline{L_{OUT}}$ | 10 μH | Coilcraft | XAL1010-<br>103MEC | Inductor | 1 | | $R_{\text{filter}}$ | 50 Ω, 1% | Panasonic | TBD | Resistor | 1 | | $R_{FB}$ | 0.150 Ω, 1% | Panasonic | TBD | Resistor | 1 | | $R_{IN}$ | 0.003 Ω, 1% | Panasonic | TBD | Resistor | 1 | Data Sheet 50 Rev. 1.0, 2016-05-20 Table 12 BOM - TLD5190QV as current regulator ( $I_{\rm OUT}$ = 1A, $f_{\rm SW}$ = 300kHz) | Reference Designator | Value | Manufacturer | Part Number | Туре | Quantity | |------------------------------------------------------------|---------------------------------|--------------|----------------|------------|----------| | $\overline{R_1, R_2, R_3, R_{\text{EN}}, R_{\text{PWMI}}}$ | XX kΩ, 1% | Panasonic | TBD | Resistor | 10 | | $R_{Sense1}$ , $R_{Sense2}$ ; $R_{SYNC}$ , | | | | | | | $R_{EF1}; R_{EF2}, R_{SET}$ | | | | | | | $R_{VFBL}$ ; $R_{VFBH}$ | 1.5 kΩ, 56 kΩ, 1% | Panasonic | TBD | Resistor | 2 | | $R_{COMP}$ | 0 Ω | Panasonic | TBD | Resistor | 1 | | $R_{FREQ}$ | 37.4 kΩ, 1% | Panasonic | TBD | Resistor | 1 | | $R_{swcs}$ | 0.005 Ω, 1% | Panasonic | ERJB1CFRO5U | Resistor | 1 | | M1, M2, M3, M4 | Dual MOSFET:<br>100V/35mΩ, N-ch | Infineon | IPG20N10S4L-35 | Transistor | 2 | Figure 32 Application Drawing - TLD5190QV as voltage regulator Table 13 BOM - TLD5190QV as voltage regulator ( $I_{\rm OUT}$ = 1A, $f_{\rm SW}$ = 300kHz) | Reference | Value | Manufacturer | Part Number | Туре | Quantity | |------------------------------|----------------|--------------|-------------|-----------|----------| | Designator | | | | | | | $\overline{D_1, D_2}$ | Schottky Diode | TBD | TBD | Diode | 2 | | $\overline{C_{IN1}}$ | 1 μF, 100V | EPCOS | X7R | Capacitor | 1 | | $\overline{C_{IN2}}$ | 4.7 μF, 100V | EPCOS | X7R | Capacitor | 5 | | $\overline{C_{filter}}$ | 470 nF, 6.3V | EPCOS | X7R | Capacitor | 1 | | $\overline{C_{COMP}}$ | 22 nF, 16V | EPCOS | X7R | Capacitor | 1 | | $\overline{C_{SOFT\_START}}$ | 22 nF, 16V | EPCOS | X7R | Capacitor | 1 | | $\overline{C_{OUT1}}$ | 4.7 μF, 100V | EPCOS | X7R | Capacitor | 3 | Data Sheet 51 Rev. 1.0, 2016-05-20 # H-Bridge DC/DC Controller TLD5190QV #### **Application Information** Table 13 BOM - TLD5190QV as voltage regulator ( $I_{\rm OUT}$ = 1A, $f_{\rm SW}$ = 300kHz) | Reference | Value | Manufacturer | Part Number | Туре | Quantity | |--------------------------------------------------------------------------------------------|---------------------------------|--------------|----------------|------------|----------| | Designator | | | | | | | $\overline{C_{\text{OUT2}}; C_{\text{OUT3}}; C_{\text{REF}}}$ | 100 nF, 100V | EPCOS | X7R | Capacitor | 3 | | $\overline{C_{IVCC}}$ | 10 μF , 10V | EPCOS | X7R | Capacitor | 1 | | $\overline{C_{\mathrm{BST1}},C_{\mathrm{BST2}}}$ | 100 nF, 16V | EPCOS | X7R | Capacitor | 2 | | $\overline{IC_1}$ | _ | Infineon | TLD5190QV | IC | 1 | | $\overline{L_{OUT}}$ | 10 μH | Coilcraft | XAL1010-103MEC | Inductor | 1 | | $R_{filter}$ | 50 Ω, 1% | Panasonic | TBD | Resistor | 1 | | $R_{\text{FB1}}, R_{\text{FB2}}, R_{\text{FB3}}$ | XX kΩ, 1% | Panasonic | TBD | Resistor | 3 | | $\overline{R_{IN}}$ | 0.003 Ω, 1% | Panasonic | TBD | Resistor | 1 | | $R_1$ , $R_2$ , $R_3$ , $R_{EN}$ , $R_{PWMI}$ , $R_{Sense1}$ , $R_{Sense2}$ ; $R_{SYNC}$ , | XX kΩ, 1% | Panasonic | TBD | Resistor | 10 | | $R_{\text{EF1}}$ ; $R_{\text{EF2}}$ ; $R_{\text{SET}}$ | | | | | | | $R_{VFBL}, R_{VFBH}$ | 1.5 kΩ, 56 kΩ, 1% | Panasonic | TBD | Resistor | 2 | | $R_{COMP}$ | 0 Ω | Panasonic | TBD | Resistor | 1 | | $R_{FREQ}$ | 37.4 kΩ, 1% | Panasonic | TBD | Resistor | 1 | | $R_{\sf swcs}$ | 0.005 Ω, 1% | Panasonic | ERJB1CFRO5U | Resistor | 1 | | M1, M2, M3, M4 | Dual MOSFET:<br>100V/35mΩ, N-ch | Infineon | IPG20N10S4L-35 | Transistor | 2 | ## 12.1 Further Application Information #### **Typical Performance Characteristics of Device** Figure 33 Characterization Diagrams 2 Data Sheet 53 Rev. 1.0, 2016-05-20 Figure 34 Characterization Diagrams 3 Data Sheet 54 Rev. 1.0, 2016-05-20 Figure 35 Characterization Diagrams 4 For further information you may contact <a href="http://www.infineon.com/">http://www.infineon.com/</a> **Package Outlines** ## 13 Package Outlines Figure 36 PG-VQFN-48-31 (with LTI) #### **Green Product (RoHS compliant)** To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). **Revision History** ## 14 Revision History | Revision | Date | Changes | |----------|------------|--------------------| | Rev. 1.0 | 2016-05-20 | Released Datasheet | Data Sheet 57 Rev. 1.0, 2016-05-20 Edition 2016-05-20 Published by Infineon Technologies AG 81726 Munich, Germany © 2016 Infineon Technologies AG All Rights Reserved. #### **Legal Disclaimer** The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. #### Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). #### Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.