Features ## Dual 10-Bit, 40Msps, 3V, Low-Power ADC with Internal Reference and Multiplexed Parallel Outputs ## **General Description** The MAX1186 is a 3V, dual 10-bit analog-to-digital converter (ADC) featuring fully-differential wideband trackand-hold (T/H) inputs, driving two pipelined, nine-stage ADCs. The MAX1186 is optimized for low-power, high dynamic performance applications in imaging, instrumentation, and digital communication applications. This ADC operates from a single 2.7V to 3.6V supply, consuming only 105mW while delivering a typical signal-tonoise ratio (SNR) of 59.4dB at an input frequency of 20MHz and a sampling rate of 40Msps. Digital outputs A and B are updated alternating on the rising (CHA) and the falling (CHB) edge of the clock. The T/H driven input stages incorporate 400MHz (-3dB) input amplifiers. The converters may also be operated with singleended inputs. In addition to low operating power, the MAX1186 features a 2.8mA sleep mode as well as a 1µA power-down mode to conserve power during idle periods. An internal 2.048V precision bandgap reference sets the full-scale range of the ADCs. A flexible reference structure allows the use of this internal or an externally derived reference, if desired for applications requiring increased accuracy or a different input voltage range. The MAX1186 features parallel, multiplexed, CMOScompatible three-state outputs. The digital output format can be set to two's complement or straight offset binary through a single control pin. The device provides for a separate output power supply of 1.7V to 3.6V for flexible interfacing. The MAX1186 is available in a 7mm x 7mm, 48-pin TQFP-EP package, and is specified for the extended industrial (-40°C to +85°C) temperature range. Pin-compatible, nonmultiplexed, high-speed versions of the MAX1186 are also available. Please refer to the MAX1180 data sheet for 105Msps, the MAX1181 data sheet for 80Msps, the MAX1182 data sheet for 65Msps, the MAX1183 data sheet for 40Msps, and the MAX1184 data sheet for 20Msps. For a pin-compatible lower speed version (20Msps) of the MAX1186, please refer to the MAX1185 data sheet. ### **Applications** High-Resolution Imaging I/Q Channel Digitization Multichannel IF Sampling Instrumentation Video Application Ultrasound Functional Diagram appears at end of data sheet. ♦ Single 3V Operation - **♦ Excellent Dynamic Performance:** 59.4dB SNR at $f_{IN} = 20$ MHz 72dBc SFDR at fin = 20MHz - ♦ Low Power: 35mA (Normal Operation) 2.8mA (Sleep Mode) 1µA (Shutdown Mode) - ♦ 0.02dB Gain and 0.25° Phase Matching - ♦ Wide ±1Vp-p Differential Analog Input Voltage Range - ♦ 400MHz, -3dB Input Bandwidth - ♦ On-Chip 2.048V Precision Bandgap Reference - ♦ Single 10-Bit Bus for Multiplexed, Digital Outputs - ♦ User-Selectable Output Format—Two's **Complement or Offset Binary** - ♦ 48-Pin TQFP Package with Exposed Paddle For **Improved Thermal Dissipation** ### Ordering Information | PART | TEMP RANGE | PIN-<br>PACKAGE | PKG<br>CODE | |-------------|----------------|-----------------|-------------| | MAX1186ECM | -40°C to +85°C | 48 TQFP-EP* | C48E-7 | | MAX1186ECM+ | -40°C to +85°C | 48 TQFP-EP* | C48E-7 | <sup>+</sup>Denotes lead-free package. Pin-Compatible Versions table at end of data sheet. ## Pin Configuration Maxim Integrated Products 1 <sup>\*</sup>EP = Exposed paddle. ### ABSOLUTE MAXIMUM RATINGS | V <sub>DD</sub> , OV <sub>DD</sub> to GND0.3V to +3.6V<br>OGND to GND0.3V to +0.3V | Continuous Power Dissipation (T <sub>A</sub> = +70°C)<br>48-Pin TQFP-EP (derate 30.4mW/°C | |------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------| | INA+, INA-, INB+, INB- to GND0.3V to V <sub>DD</sub> | above +70°C)2430mW | | REFIN, REFOUT, REFP, REFN, COM, | Operating Temperature Range40°C to +85°C | | CLK to GND0.3V to (V <sub>DD</sub> + 0.3V) | Junction Temperature+150°C | | OE, PD, SLEEP, T/B, D9A/B-D0A/B, | Storage Temperature Range60°C to +150°C | | A/B to OGND0.3V to (OV <sub>DD</sub> + 0.3V) | Lead Temperature (soldering, 10s)+300°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **ELECTRICAL CHARACTERISTICS** $(V_{DD}=3V,\ OV_{DD}=2.5V,\ 0.1\mu F$ and $1\mu F$ capacitors from REFP, REFN, and COM to GND; REFOUT connected to REFIN through a $10k\Omega$ resistor, $V_{IN}=2V_{P-P}$ (differential w.r.t. COM), $C_L=10pF$ at digital outputs (Note 1), $f_{CLK}=40MHz$ , $T_A=T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at $T_A=+25^{\circ}C$ .) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------|--------|----------------------------------------------------------------------|------|------------------------------|------|--------| | DC ACCURACY | • | | • | | | | | Resolution | | | 10 | | | Bits | | Integral Nonlinearity | INL | $f_{IN} = 7.5MHz$ | | ±0.5 | ±1.7 | LSB | | Differential Nonlinearity | DNL | f <sub>IN</sub> = 7.5MHz, no missing codes guaranteed | | ±0.25 | ±1.0 | LSB | | Offset Error | | | | < ±1 | ±2.3 | % FS | | Gain Error | | | | 0 | ±2 | % FS | | ANALOG INPUT | | | | | | | | Differential Input Voltage<br>Range | VDIFF | Differential or single-ended inputs | | ±1 | | V | | Common-Mode Input Voltage<br>Range | VcM | | | V <sub>DD</sub> / 2<br>± 0.5 | | V | | Input Resistance | RIN | Switched capacitor load | | 100 | | kΩ | | Input Capacitance | CIN | | | 5 | | рF | | CONVERSION RATE | | | | | | | | Maximum Clock Frequency | fCLK | | 40 | | | MHz | | Data Lateray | | CHA | | 5 | | Clock | | Data Latency | | СНВ | | 5.5 | | cycles | | DYNAMIC CHARACTERISTICS | | | | | | | | Signal-to-Noise Ratio | SNR | $f_{INA \text{ or } B} = 7.5 \text{MHz}, T_A = +25 ^{\circ}\text{C}$ | 57.3 | 59.5 | | dB | | (Note 3) | SINU | $f_{INA \text{ or } B} = 20MHz, T_A = +25^{\circ}C$ | 56.8 | 59.4 | | αь | | Signal-to-Noise and Distortion | SINAD | $f_{INA \text{ or } B} = 7.5 \text{MHz}, T_A = +25 ^{\circ}\text{C}$ | 57 | 59.4 | | dB | | (Note 3) | SINAD | $f_{INA \text{ or } B} = 20MHz, T_A = +25^{\circ}C$ | 56.5 | 59.2 | | иь | | Spurious-Free Dynamic Range | SFDR | $f_{INA \text{ or } B} = 7.5 \text{MHz}, T_A = +25 ^{\circ}\text{C}$ | 64 | 74 | | dDc | | (Note 3) | SEDK | f <sub>INA or B</sub> = 20MHz, T <sub>A</sub> = +25°C | 64 | 72 | | dBc | ## **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD}=3V,~OV_{DD}=2.5V,~0.1\mu F$ and $1\mu F$ capacitors from REFP, REFN, and COM to GND; REFOUT connected to REFIN through a $10k\Omega$ resistor, $V_{IN}=2V_{P-P}$ (differential w.r.t. COM), $C_L=10pF$ at digital outputs (Note 1), $f_{CLK}=40MHz$ , $T_A=T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at $T_A=+25^{\circ}C$ .) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------|--------------------|---------------------------------------------------------|------|--------------|------|--------------------| | Total Harmonic Distortion | THD | f <sub>INA or B</sub> = 7.5MHz, T <sub>A</sub> = +25°C | | -72 | -64 | dBc | | (First 4 Harmonics) (Note 3) | IND | f <sub>INA or B</sub> = 20MHz, T <sub>A</sub> = +25°C | | -71 | -63 | abc | | Third-Harmonic Distortion | HD3 | f <sub>INA or B</sub> = 7.5MHz | | -74 | | dBc | | (Note 3) | ПОЗ | f <sub>INA or B</sub> = 20MHz | -72 | | | UBC | | Intermodulation Distortion | IMD | f <sub>INA or B</sub> = 11.6066MHz at -6.5dBFS | -76 | | dBc | | | Intermodulation Distortion | IIVID | f <sub>INA or B</sub> = 13.3839MHz at -6.5dBFS (Note 4) | | -70 | | UDC | | Small-Signal Bandwidth | | Input at -20dBFS, differential inputs | | 500 | | MHz | | Full-Power Bandwidth | FPBW | Input at -0.5dBFS, differential inputs | | 400 | | MHz | | Aperture Delay | t <sub>AD</sub> | | | 1 | | ns | | Aperture Jitter | taj | | | 2 | | psRMS | | Overdrive Recovery Time | | For 1.5x full-scale input | | 2 | | ns | | Differential Gain | | | | ±1 | | % | | Differential Phase | | | | ±0.25 | | Degrees | | Output Noise | | INA+ = INA- = INB+ = INB- = COM | | 0.2 | | LSB <sub>RMS</sub> | | INTERNAL REFERENCE | | | | | | | | Reference Output Voltage | REFOUT | | | 2.048<br>±3% | | V | | Reference Temperature<br>Coefficient | TC <sub>REF</sub> | | | 60 | | ppm/°C | | Load Regulation | | | | 1.25 | | mV/mA | | BUFFERED EXTERNAL REFER | RENCE (VREF | in = 2.048V) | 1 | | | | | REFIN Input Voltage | VREFIN | | | 2.048 | | V | | Positive Reference Output<br>Voltage | VREFP | | | 2.012 | | V | | Negative Reference Output<br>Voltage | VREFN | | | 0.988 | | V | | Differential Reference Output<br>Voltage Range | ΔV <sub>REF</sub> | ΔVREF = VREFP - VREFN | 0.95 | 1.024 | 1.10 | V | | REFIN Resistance | R <sub>REFIN</sub> | | | > 50 | | МΩ | ## **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD}=3V,~OV_{DD}=2.5V,~0.1\mu F$ and $1\mu F$ capacitors from REFP, REFN, and COM to GND; REFOUT connected to REFIN through a $10k\Omega$ resistor, $V_{IN}=2V_{P-P}$ (differential w.r.t. COM), $C_L=10pF$ at digital outputs (Note 1), $f_{CLK}=40MHz$ , $T_A=T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at $T_A=+25^{\circ}C$ .) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------|------------------------------------------|-------------------------------------------------|---------------------------|---------------------------------------------|---------------------------|-------| | Maximum REFP, COM Source Current | ISOURCE | | | 5 | | mA | | Maximum REFP, COM Sink<br>Current | ISINK | | | -250 | | μΑ | | Maximum REFN Source Current | ISOURCE | | | 250 | | μΑ | | Maximum REFN Sink Current | ISINK | | | -5 | | mA | | UNBUFFERED EXTERNAL REF | ERENCE (V | REFIN = GND, reference voltage applied to RE | FP, REFN, | and COI | Л) | | | REFP, REFN Input Resistance | R <sub>REFP</sub> ,<br>R <sub>REFN</sub> | Measured between REFP and COM, and REFN and COM | | 4 | | kΩ | | Differential Reference Input<br>Voltage | $\Delta V_{REF}$ | $\Delta V_{REF} = V_{REFP} - V_{REFN}$ | | 1.024<br>±10% | | V | | COM Input Voltage | V <sub>COM</sub> | | | V <sub>DD</sub> / 2<br>±10% | | V | | REFP Input Voltage | VREFP | | | V <sub>COM</sub> +<br>ΔV <sub>REF</sub> / 2 | | V | | REFN Input Voltage | V <sub>REFN</sub> | | | V <sub>COM</sub> -<br>ΔV <sub>REF</sub> / 2 | | V | | DIGITAL INPUTS (CLK, PD, $\overline{\text{OE}}$ , | SLEEP, T/B) | | | | | | | Input High Threshold | VIH | CLK | 0.8<br>V <sub>DD</sub> | | | V | | mput riigh mileshold | VIH | PD, OE, SLEEP, T/B | 0.8<br>x OV <sub>DD</sub> | | | V | | Input Low Threshold | V <sub>IL</sub> | CLK | | | 0.2<br>x V <sub>DD</sub> | V | | Input Low Triboliola | VIL | PD, OE, SLEEP, T/B | | | 0.2<br>x OV <sub>DD</sub> | v | | Input Hysteresis | V <sub>H</sub> YST | | | 0.1 | | V | | Input Leakage | lін | $V_{IH} = OV_{DD}$ or $V_{DD}$ (CLK) | | | ±5 | μA | | | I∣L | V <sub>IL</sub> = 0 | | | ±5 | | | Input Capacitance | CIN | | | 5 | | pF | | DIGITAL OUTPUTS (D0A/B-D9A | | | | | | 1 | | Output-Voltage Low | V <sub>OL</sub> | ISINK = -200μA | | | 0.2 | V | | Output-Voltage High | V <sub>OH</sub> | ISOURCE = 200µA | OV <sub>DD</sub><br>-0.2 | | | V | | Three-State Leakage Current | ILEAK | OE = OV <sub>DD</sub> | | | ±10 | μΑ | | Three-State Output Capacitance | Cout | $\overline{OE} = OV_{DD}$ | | 5 | | рF | ## **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD}=3V,\,OV_{DD}=2.5V,\,0.1\mu F$ and $1\mu F$ capacitors from REFP, REFN, and COM to GND; REFOUT connected to REFIN through a $10k\Omega$ resistor, $V_{IN}=2V_{P-P}$ (differential w.r.t. COM), $C_L=10pF$ at digital outputs (Note 1), $f_{CLK}=40MHz,\,T_A=T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at $T_A=+25^{\circ}C$ .) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |---------------------------------------|-------------------|----------------------------------------------------------------|-------|-----------|------|---------|--| | POWER REQUIREMENTS | • | | • | | | • | | | Analog Supply Voltage Range | V <sub>DD</sub> | | 2.7 | 3.0 | 3.6 | V | | | Output Supply Voltage Range | OV <sub>DD</sub> | | 1.7 | 2.5 | 3.6 | V | | | | | Operating, f <sub>INA or B</sub> = 20MHz at -0.5dBFS | 35 50 | | 50 | | | | Analog Supply Current | I <sub>VDD</sub> | Sleep mode | | 2.8 | | mA | | | | | Shutdown, clock idle, PD = $\overline{OE}$ = $OV_{DD}$ | | 1 | 15 | μΑ | | | Output Council Council | | Operating, $C_L = 15pF$ , $f_{INA\ or\ B} = 20MHz$ at -0.5dBFS | | 9 | | mA | | | Output Supply Current | lovdd | Sleep mode | | 100 | | ^ | | | | | Shutdown, clock idle, PD = $\overline{OE}$ = OV <sub>DD</sub> | | 2 | 10 | μA | | | | | Operating, f <sub>INA or B</sub> = 20MHz at -0.5dBFS | | 105 | 150 | \^/ | | | Power Dissipation | PDISS | Sleep mode | | 8.4 | | mW | | | | | Shutdown, clock idle, PD = $\overline{OE}$ = $OV_{DD}$ | | 3 | 45 | μW | | | Power-Supply Rejection Ratio | PSRR | Offset | | ±0.2 | | mV/V | | | Power-Supply Rejection Ratio | PSRR | Gain | | ±0.1 | | %/V | | | TIMING CHARACTERISTICS | | | | | | | | | CLK Rise to CHA Output Data<br>Valid | tDOA | Figure 3 (Note 5) | | 5 | 8 | ns | | | CLK Fall to CHB Output Data<br>Valid | t <sub>DOB</sub> | Figure 3 (Note 5) | | 5 | 8 | ns | | | Clock Rise/Fall to A/B Rise/Fall Time | t <sub>DA/B</sub> | | | 6 | | ns | | | Output Enable Time | tenable | Figure 4 | | 10 | | ns | | | Output Disable Time | tDISABLE | Figure 4 | | 1.5 | | ns | | | CLK Pulse Width High | tсн | Figure 3, clock period: 25ns | | 12.5 ±3.8 | | ns | | | CLK Pulse Width Low | t <sub>CL</sub> | Figure 3, clock period: 25ns | | 12.5 ±3.8 | | ns | | | Mala IIIa Tira | 1 | Wake-up from sleep mode (Note 6) 0.41 | | | | | | | Wake-Up Time | tWAKE | Wake-up from shutdown (Note 6) | 1.5 | | μs | | | | CHANNEL-TO-CHANNEL MATC | HING | | • | | | • | | | Crosstalk | | f <sub>INA or B</sub> = 20MHz at -0.5dBFS | | -70 | | dB | | | Gain Matching | | f <sub>INA or B</sub> = 20MHz at -0.5dBFS | | 0.02 | ±0.2 | dB | | | Phase Matching | | f <sub>INA or B</sub> = 20MHz at -0.5dBFS | | 0.25 | | Degrees | | - Note 1: Equivalent dynamic performance is obtainable over full OVDD range with reduced CL. - Note 2: Specifications at ≥ +25°C are guaranteed by production test and < +25°C guaranteed by design and characterization. - Note 3: SNR, SINAD, THD, SFDR, and HD3 are based on an analog input voltage of -0.5dB FS referenced to a ±1.024V full-scale input voltage range. - **Note 4:** Intermodulation distortion power of the intermodulation products relative to the individual carrier. This number is 6dB or better, if referenced to the two-tone envelope. - Note 5: Digital outputs settle to VIH and VIL. Parameter guaranteed by design. - Note 6: With REFIN driven externally, REFP, COM, and REFN are left floating while powered down. ## **Typical Operating Characteristics** (V<sub>DD</sub> = 3V, OV<sub>DD</sub> = 2.5V, V<sub>REFIN</sub> = 2.048V, differential input at -0.5dBFS, f<sub>CLK</sub> = 40MHz, C<sub>L</sub> ≈ 10pF, T<sub>A</sub> = +25°C, unless otherwise noted.) ## Typical Operating Characteristics (continued) (VDD = 3V, OVDD = 2.5V, VREFIN = 2.048V, differential input at -0.5dBFS, fCLK = 40MHz, CL ≈ 10pF, TA = +25°C, unless otherwise noted.) ## Typical Operating Characteristics (continued) $(V_{DD} = 3V, OV_{DD} = 2.5V, V_{REFIN} = 2.048V, differential input at -0.5dBFS, f_{CLK} = 40MHz, C_{L} \approx 10pF, T_{A} = +25^{\circ}C, unless otherwise noted.)$ ## **Pin Description** | PIN | NAME | FUNCTION | |------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | COM | Common-Mode Voltage Input/Output. Bypass to GND with a ≥ 0.1µF capacitor. | | 2, 6, 11, 14, 15 | V <sub>DD</sub> | Analog Supply Voltage. Bypass each supply pin to GND with a 0.1µF capacitor. Analog supply accepts a 2.7V to 3.6V input range. | | 3, 7, 10, 13, 16 | GND | Analog Ground | | 4 | INA+ | Channel A Positive Analog Input. For single-ended operation, connect signal source to INA+. | | 5 | INA- | Channel A Negative Analog Input. For single-ended operation, connect INA- to COM. | | 8 | INB- | Channel B Negative Analog Input. For single-ended operation, connect INB- to COM. | | 9 | INB+ | Channel B Positive Analog Input. For single-ended operation, connect signal source to INB+. | | 12 | CLK | Converter Clock Input | | 17 | T/B | T/B selects the ADC digital output format. High: Two's complement. Low: Straight offset binary. | | 18 | SLEEP | Sleep Mode Input. High: Deactivates the two ADCs, but leaves the reference bias circuit active. Low: Normal operation. | | 19 | PD | Power-Down Input. High: Power-down mode. Low: Normal operation. | | 20 | ŌĒ | Output Enable Input. High: Digital outputs disabled. Low: Digital outputs enabled. | | 21–29 | N.C. | No Connection | | 30 | A/B | A/B Data Indicator. This digital output indicates CHA data (A/B = 1) or CHB data (A/B = 0) to be present on the output. A/B follows the external clock signal with typically 6ns delay. | | 31, 34 | OGND | Output Driver Ground | | 32, 33 | OV <sub>DD</sub> | Output Driver Supply Voltage. Bypass each supply pin to OGND with a 0.1µF capacitor. Output driver supply accepts a 1.7V to 3.6V input range. | | 35 | D0A/B | Three-State Digital Output, Bit 0 (LSB). Depending on status of A/B, output data reflects channel A or channel B data. | | 36 | D1A/B | Three-State Digital Output, Bit 1. Depending on status of A/B, output data reflects channel A or channel B data. | | 37 | D2A/B | Three-State Digital Output, Bit 2. Depending on status of A/B, output data reflects channel A or channel B data. | | 38 | D3A/B | Three-State Digital Output, Bit 3. Depending on status of A/B, output data reflects channel A or channel B data. | | 39 | D4A/B | Three-State Digital Output, Bit 4. Depending on status of A/B, output data reflects channel A or channel B data. | | 40 | D5A/B | Three-State Digital Output, Bit 5. Depending on status of A/B, output data reflects channel A or channel B data. | ## Pin Description (continued) | PIN | NAME | FUNCTION | |-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 41 | D6A/B | Three-State Digital Output, Bit 6. Depending on status of A/B, output data reflects channel A or channel B data. | | 42 | D7A/B | Three-State Digital Output, Bit 7. Depending on status of A/B, output data reflects channel A or channel B data. | | 43 | D8A/B | Three-State Digital Output, Bit 8. Depending on status of A/B, output data reflects channel A or channel B data. | | 44 | D9A/B | Three-State Digital Output, Bit 9 (MSB). Depending on status of A/B, output data reflects channel A or channel B data. | | 45 | REFOUT | Internal Reference Voltage Output. Maybe connected to REFIN through a resistor or a resistor-divider. | | 46 | REFIN | Reference Input. V <sub>REFIN</sub> = 2 x (V <sub>REFP</sub> - V <sub>REFN</sub> ). Bypass to GND with a > 1nF capacitor. | | 47 | REFP | Positive Reference Input/Output. Conversion range is ±(V <sub>REFP</sub> - V <sub>REFN</sub> ). Bypass to GND with a > 0.1µF capacitor. | | 48 | REFN | Negative Reference Input/Output. Conversion range is $\pm$ (V <sub>REFP</sub> - V <sub>REFN</sub> ). Bypass to GND with a > 0.1 $\mu$ F capacitor. | | | EP | Exposed Paddle. Connect to analog ground. | ## **Detailed Description** The MAX1186 uses a nine-stage, fully-differential, pipelined architecture (Figure 1) that allows for high-speed conversion while minimizing power consumption. Samples taken at the inputs move progressively through the pipeline stages every one-half clock cycle. Including the delay through the output latch, the total clock-cycle latency is five clock cycles. 1.5-bit (2-comparator) flash ADCs convert the held input voltages into a digital code. The digital-to-analog converters (DACs) convert the digitized results back into analog voltages, which are then subtracted from the original held input signals. The resulting error signals are then multiplied by two and the residues are passed along to the next pipeline stages, where the process is repeated until the signals have been processed by all nine stages. Digital error correction compensates for ADC comparator offsets in each of these pipeline stages and ensures no missing codes. Both input channels are sampled on the rising edge of the clock and the resulting data is multiplexed at the output. CHA data is updated on the rising edge (5 clock cycles later) and CHB data is updated on the falling edge (5.5 clock cycles later) of the clock signal. The A/B indicator follows the clock signal with a typical delay time of 6ns and remains high when CHA data is updated and low when CHB data is updated. ### Input Track-and-Hold (T/H) Circuits Figure 2 displays a simplified functional diagram of the input track-and-hold (T/H) circuits in both track- and holdmode. In track mode, switches S1, S2a, S2b, S4a, S4b, S5a, and S5b are closed. The fully-differential circuits sample the input signals onto the two capacitors (C2a) and C2b) through switches S4a and S4b. S2a and S2b set the common mode for the amplifier input, and open simultaneously with S1, sampling the input waveform. Switches S4a and S4b are then opened before switches S3a and S3b connect capacitors C1a and C1b to the output of the amplifier and switch S4c is closed. The resulting differential voltages are held on capacitors C2a and C2b. The amplifiers are used to charge capacitors C1a and C1b to the same values originally held on C2a and C2b. These values are then presented to the first stage quantizers and isolate the pipelines from the fast-changing inputs. The wide input bandwidth T/H amplifiers allow the MAX1186 to track and sample/hold analog inputs of high frequencies (> Nyquist). Both ADC inputs (INA+, INB+, INA-, and INB-) can be driven either differentially or single-ended. Match the impedance of INA+ and INA-, as well as INB+ and INB-, and set the common-mode voltage to midsupply (V<sub>DD</sub> / 2) for optimum performance. Figure 1. Pipelined Architecture—Stage Blocks Figure 2. MAX1186 T/H Amplifiers ### Analog Inputs and Reference Configurations The full-scale range of the MAX1186 is determined by the internally generated voltage difference between REFP (V<sub>DD</sub> / 2 + V<sub>REFIN</sub> / 4) and REFN (V<sub>DD</sub> / 2 - V<sub>REFIN</sub> / 4). The full-scale range for both on-chip ADCs is adjustable through the REFIN pin, which is provided for this purpose. REFOUT, REFP, COM (V<sub>DD</sub> / 2), and REFN are internally The MAX1186 provides three modes of reference operation: • Internal reference mode buffered low-impedance outputs. - Buffered external reference mode - Unbuffered external reference mode In internal reference mode, connect the internal reference output REFOUT to REFIN through a resistor (e.g., $10k\Omega$ ) or resistor-divider, if an application requires a reduced full-scale range. For stability and noise filtering purposes, bypass REFIN with a > 10nF capacitor to GND. In internal reference mode, REFOUT, COM, REFP, and REFN become low-impedance outputs. In buffered external reference mode, adjust the reference voltage levels externally by applying a stable and accurate voltage at REFIN. In this mode, COM, REFP, and REFN become outputs. REFOUT may be left open or connected to REFIN through a > $10k\Omega$ resistor. In unbuffered external reference mode, connect REFIN to GND. This deactivates the on-chip reference buffers for REFP, COM, and REFN. With their buffers shut down, these nodes become high impedance and may be driven through separate, external reference sources. ### **Clock Input (CLK)** The MAX1186's CLK input accepts CMOS-compatible clock signals. Since the interstage conversion of the device depends on the repeatability of the rising and falling edges of the external clock, use a clock with low jitter and fast rise and fall times (< 2ns). In particular, sampling occurs on the rising edge of the clock signal, requiring this edge to provide lowest possible jitter. Any significant aperture jitter would limit the SNR performance of the on-chip ADCs as follows: $SNR_{dB} = 20 \times log_{10} (1 / [2\pi \times f_{IN} \times t_{AJ}])$ where $f_{\mbox{\scriptsize IN}}$ represents the analog input frequency and $t_{\mbox{\scriptsize AJ}}$ is the time of the aperture jitter. Clock jitter is especially critical for undersampling applications. The clock input should always be considered as an analog input and routed away from any analog input or other digital signal lines. The MAX1186 clock input operates with a voltage threshold set to V<sub>DD</sub>/2. Clock inputs with a duty cycle other than 50%, must meet the specifications for high and low periods as stated in the *Electrical Characteristics*. ### **System Timing Requirements** Figure 3 shows the relationship between clock and analog input, A/B indicator, and the resulting CHA/CHB data output. CHA and CHB data are sampled on the rising edge of the clock signal. Following the rising edge of the 5th clock cycles, the digitized value of the original CHA sample is presented at the output. This followed one-half clock cycle later by the digitized value of the original CHB sample. A channel selection signal (A/B indicator) allows the user to determine which output data represents which input channel. With A/B = 1, digitized data from CHA is present at the output and with A/B = 0 digitized data from CHB is present. ### Digital Output Data, Output <u>Da</u>ta Format Selection (T/B), Output Enable (OE), Channel Selection (A/B) All digital outputs, D0A/B–D9A/B (CHA or CHB data) and A/B are TTL/CMOS logic-compatible. The output coding can be chosen to be either offset binary or two's complement (Table 1) controlled by a single pin (T/B). Pull T/B low to select offset binary and high to activate two's complement output coding. The capacitive load on the digital outputs D0A/B–D9A/B should be kept as low as possible (< 15pF), to avoid large digital currents that could feed back into the analog portion of the MAX1186, thereby degrading its dynamic performance. Using buffers on the digital outputs from heavy capacitive loads. To further improve the dynamic performance of the MAX1186, small-series resistors (e.g., $100\Omega$ ) may be added to the digital output paths, close to the MAX1186. Figure 4 displays the timing relationship between output enable and data output valid as well as power-down/wake-up and data output valid. ## Power-Down (PD) and Sleep (SLEEP) Modes The MAX1186 offers two power-save modes—sleep and full power-down mode. In sleep mode (SLEEP = 1), only the reference bias circuit is active (both ADCs are disabled), and current consumption is reduced to 2.8mA. To enter full power-down mode, pull PD high. With $\overline{\text{OE}}$ simultaneously low, all outputs are latched at the last value prior to the power-down. Pulling $\overline{\text{OE}}$ high, forces the digital outputs into a high-impedance state. Figure 3. Timing Diagram for Multiplexed Outputs Figure 4. Output Timing Diagram ## Applications Information Figure 5 depicts a typical application circuit containing two single-ended to differential converters. The internal reference provides a V<sub>DD</sub> / 2 output voltage for level shifting purposes. The input is buffered and then split to a voltage follower and inverter. One lowpass filter per ADC suppresses some of the wideband noise associated with high-speed operational amplifiers that follows the amplifiers. The user may select the R<sub>ISO</sub> and C<sub>IN</sub> values to optimize the filter performance, to suit a particular application. For the application in Figure 5, a R<sub>ISO</sub> of $50\Omega$ is placed before the capacitive load to prevent ringing and oscillation. The 22pF C<sub>IN</sub> capacitor acts as a small bypassing capacitor. ### **Using Transformer Coupling** An RF transformer (Figure 6) provides an excellent solution to convert a single-ended source signal to a fully differential signal, required by the MAX1186 for optimum performance. Connecting the center tap of the transformer to COM provides a V<sub>DD</sub> / 2 DC level shift to the input. Although a 1:1 transformer is shown, a stepup transformer may be selected to reduce the drive requirements. A reduced signal swing from the input driver, such as an op amp, may also improve the overall distortion. In general, the MAX1186 provides better SFDR and THD with fully differential input signals than single-ended drive, especially for very high input frequencies. In differential input mode, even-order harmonics are lower as both inputs (INA+, INA- and/or INB+, INB-) are balanced, and each of the ADC inputs only requires half the signal swing compared to single-ended mode. Table 1. MAX1186 Output Codes For Differential Inputs | DIFFERENTIAL INPUT<br>VOLTAGE* | DIFFERENTIAL<br>INPUT | STRAIGHT OFFSET<br>BINARY<br>T/B = 0 | TWO'S COMPLEMENT<br>T/B = 1 | |--------------------------------|-----------------------|--------------------------------------|-----------------------------| | V <sub>REF</sub> x 511/512 | +FULL SCALE - 1 LSB | 11 1111 1111 | 01 1111 1111 | | V <sub>REF</sub> x 1/512 | +1 LSB | 10 0000 0001 | 00 0000 0001 | | 0 | Bipolar Zero | 10 0000 0000 | 00 0000 0000 | | -V <sub>REF</sub> x 1/512 | -1 LSB | 01 1111 1111 | 11 1111 1111 | | -V <sub>REF</sub> x 511/512 | -FULL SCALE + 1 LSB | 00 0000 0001 | 10 0000 0001 | | -V <sub>REF</sub> x 512/512 | -FULL SCALE | 00 0000 0000 | 10 0000 0000 | $<sup>*</sup>V_{REF} = V_{REFP} - V_{REFN}$ ### Single-Ended AC-Coupled Input Signal Figure 7 shows an AC-coupled, single-ended application. Amplifiers like the MAX4108 provide high speed, high bandwidth, low noise, and low distortion to maintain the integrity of the input signal. ### **Typical QAM Demodulation Application** The most frequently used modulation technique for digital communications applications is probably the Quadrature Amplitude Modulation (QAM). Typically found in spreadspectrum based systems, a QAM signal represents a carrier frequency modulated in both amplitude and phase. At the transmitter, modulating the baseband signal with quadrature outputs, a local oscillator followed by subsequent up-conversion can generate the QAM signal. The result is an in-phase (I) and a quadrature (Q) carrier component, where the Q component is 90 degree phaseshifted with respect to the in-phase component. At the receiver, the QAM signal is divided down into it's I and Q components, essentially representing the modulation process reversed. Figure 8 displays the demodulation process performed in the analog domain, using the dual matched 3V, 10-bit ADC MAX1186, and the MAX2451 quadrature demodulator to recover and digitize the I and Q baseband signals. Before being digitized by the MAX1186, the mixed-down signal components may be filtered by matched analog filters, such as Nyquist or pulse-shaping filters. These remove any unwanted images from the mixing process, thereby enhancing the overall signal-to-noise (SNR) performance and minimizing intersymbol interference. ## Grounding, Bypassing, and Board Layout The MAX1186 requires high-speed board layout design techniques. Locate all bypass capacitors as close to the device as possible, preferably on the same side as the ADC, using surface-mount devices for minimum inductance. Bypass VDD, REFP, REFN, and COM with two parallel 0.1µF ceramic capacitors and a 2.2µF bipolar capacitor to GND. Follow the same rules to bypass the digital supply (OVDD) to OGND. Multilayer boards with separated ground and power planes produce the highest level of signal integrity. Consider the use of a split ground plane arranged to match the physical location of the analog ground (GND) and the digital output driver ground (OGND) on the ADC's package. The two ground planes should be joined at a single point such that the noisy digital ground currents do not interfere with the analog ground plane. The ideal location of this connection can be determined experimentally at a point along the gap between the two ground planes, which produces optimum results. Make this connection with a low-value, surface-mount resistor $(1\Omega \text{ to } 5\Omega)$ , a ferrite bead, or a direct short. Alternatively, all ground pins could share the same ground plane, if the ground plane is sufficiently isolated from any noisy, digital systems ground plane (e.g., downstream output buffer or DSP ground plane). Route high-speed digital signal traces away from the sensitive analog traces of either channel. Make sure to isolate the analog input lines to each respective converter to minimize channel-to-channel crosstalk. Keep all signal lines short and free of 90 degree turns. Figure 5. Typical Application for Single-Ended-to-Differential Conversion Figure 6. Transformer-Coupled Input Drive ### **Static Parameter Definitions** #### Integral Nonlinearity (INL) Integral nonlinearity is the deviation of the values on an actual transfer function from a straight line. This straight line can be either a best straight-line fit or a line drawn between the endpoints of the transfer function, once offset and gain errors have been nullified. The static linearity parameters for the MAX1186 are measured using the best straight-line fit method. ### **Differential Nonlinearity (DNL)** Differential nonlinearity is the difference between an actual step width and the ideal value of 1 LSB. A DNL error specification of less than 1 LSB guarantees no missing codes and a monotonic transfer function. ## \_\_Dynamic Parameter Definitions ### **Aperture Jitter** Figure 9 depicts the aperture jitter (t<sub>AJ</sub>), which is the sample-to-sample variation in the aperture delay. ### **Aperture Delay** Aperture delay $(t_{AD})$ is the time defined between the falling edge of the sampling clock and the instant when an actual sample is taken (Figure 9). ### Signal-to-Noise Ratio (SNR) For a waveform perfectly reconstructed from digital samples, the theoretical maximum SNR is the ratio of the full-scale analog input (RMS value) to the RMS quantization error (residual error). The ideal, theoretical minimum analog-to-digital noise is caused by quantiza- Figure 7. Using an Op Amp for Single-Ended, AC-Coupled Input Drive tion error only and results directly from the ADC's resolution (N-Bits): $$SNR_{dB[max]} = 6.02 \times N + 1.76$$ In reality, there are other noise sources besides quantization noise: thermal noise, reference noise, clock jitter, etc. SNR is computed by taking the ratio of the RMS signal to the RMS noise, which includes all spectral components minus the fundamental, the first five harmonics, and the DC offset. ### Signal-to-Noise Plus Distortion (SINAD) SINAD is computed by taking the ratio of the RMS signal to all spectral components minus the fundamental and the DC offset. Figure 8. Typical QAM Application, Using the MAX1186 Figure 9. T/H Aperture Timing ### **Total Harmonic Distortion (THD)** THD is typically the ratio of the RMS sum of the first four harmonics of the input signal to the fundamental itself. This is expressed as: THD = $$20 \times \log_{10} \left( \frac{\sqrt{V_2^2 + V_3^2 + V_4^2 + V_5^2}}{V_1} \right)$$ where $V_1$ is the fundamental amplitude, and $V_2$ through $V_5$ are the amplitudes of the 2nd- through 5th-order harmonics. ### Spurious-Free Dynamic Range (SFDR) SFDR is the ratio expressed in decibels of the RMS amplitude of the fundamental (maximum signal component) to the RMS value of the next largest spurious component, excluding DC offset. #### Intermodulation Distortion (IMD) The two-tone IMD is the ratio expressed in decibels of either input tone to the worst 3rd-order (or higher) intermodulation products. The individual input tone levels are backed off by 6.5dBFS from full scale. ## **Functional Diagram** ## **Pin-Compatible Versions** | PART | RESOLUTION<br>(Bits) | SPEED GRADE<br>(Msps) | OUTPUT BUS | |---------|----------------------|-----------------------|-------------| | MAX1190 | 10 | 120 | Full duplex | | MAX1180 | 10 | 105 | Full duplex | | MAX1181 | 10 | 80 | Full duplex | | MAX1182 | 10 | 65 | Full duplex | | MAX1183 | 10 | 40 | Full duplex | | MAX1186 | 10 | 40 | Half duplex | | MAX1184 | 10 | 20 | Full duplex | | MAX1185 | 10 | 20 | Half duplex | | MAX1198 | 8 | 100 | Full duplex | | MAX1197 | 8 | 60 | Full duplex | | MAX1196 | 8 | 40 | Half duplex | | MAX1195 | 8 | 40 | Full duplex | ### Package Information Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.