#### **General Description** The MAX14578E/MAX14578AE are USB charger detectors compliant with USB Battery Charging Revision 1.1. The USB charger-detection circuitry detects USB standard downstream ports (SDPs), USB charging downstream ports (CDPs), or dedicated charger ports (DCPs), and controls an external lithium-ion (Li+) battery charger. The devices implement USB Battery Charging Revision 1.1-compliant detection logic including data contact detection, D+/D- short detection, charging downstream port identification, and optional USB dead-battery charging support. Dead-battery charging support features a 45-minute (max) charge timer and weak battery voltage monitor controlled by I $^2$ C communication (MAX14578E only.) The MAX14578AE features an enable $\overline{(EN)}$ input and an LDO output. In addition, the internal USB switch is compliant to Hi-Speed USB, full-speed USB, and low-speed USB signals. The devices feature low on-resistance, low on-resistance flatness, and very low capacitance. The devices also feature high-ESD protection up to $\pm 15 \text{kV}$ Human Body Model on the CD+ and CD- pins. In addition, the MAX14578E/MAX14578AE feature Apple and Sony charger detection that allows identification of resistor-divider networks on D+/D-. The MAX14578E/MAX14578AE are available in both a 12-bump, 0.4mm pitch, 1.3mm x 1.68mm WLP package and 16-pin TQFN package, and operate over the -40°C to +85°C extended temperature range. #### **Features** - ♦ Compliant to USB Battery Charging Revision 1.1 - Data Contact Detection for Foolproof Connector Insertion Detection - ♦ USB Dead-Battery Charging Support - **♦** Charging Downstream Detection - ♦ Apple/Sony Charger Detection - **♦ Dedicated Charger Detection** - ♦ China YD/T1591-Compliant Charger Detection - ♦ Internal Switches Isolate the USB Transceiver During the Charger Detection Process - ♦ VBUS Connection Capable of 28V - ♦ Device Status Change Interrupt - **♦ Low Supply Current** - High-ESD Protection on CD+ and CD-±15kV Human Body Model ±8kV IEC 61000-4-2 Contact Discharge ### **Applications** DSC and Camcorder Media Players Cell Phones e-Book Readers Mobile Internet Devices (MIDs) ## **Ordering Information/Selector Guide** | PART | I <sup>2</sup> C | EN | LDO | TEMP RANGE | PIN-PACKAGE | TOP MARK | |-----------------|------------------|-----|-----|----------------|-------------|----------| | MAX14578EEWC+T | Yes | No | No | -40°C to +85°C | 12 WLP | +ABW | | MAX14578EETE+T | Yes | No | No | -40°C to +85°C | 16 TQFN-EP* | AJA | | MAX14578AEEWC+T | No | Yes | Yes | -40°C to +85°C | 12 WLP | +ABX | | MAX14578AEETE+T | No | Yes | Yes | -40°C to +85°C | 16 TQFN-EP* | AJB | <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. <sup>\*</sup>EP = Exposed pad. T = Tape and reel. #### **ABSOLUTE MAXIMUM RATINGS** | (All voltages referenced to GND.) | Continuous Current into LOUT ±150mA | |----------------------------------------------------|--------------------------------------------------| | BAT, INT, SDA, SCL, CE0, CE1, CE2, EN0.3V to +6.0V | Continuous Current into Any Other Terminal ±50mA | | LOUT0.3V to (VB + 0.3V, 6V) (min) | Continuous Power Dissipation (TA = +70°C) | | V <sub>B</sub> 0.3V to +30V | WLP (derate 13.7mW/°C above +70°C) 1096mW | | Switch Disabled or CP_ENA = 1 (Note 1) | TQFN (derate 20.8mW/°C above +70°C)1667mW | | CD+, CD2.1V to (Vswpos + 0.3V) | Operating Temperature Range40°C to +85°C | | TD+, TD0.3V to (Vswpos + 0.3V) | Junction Temperature+150°C | | Switch Enabled or CP_ENA = 0 (Note 2) | Storage Temperature Range65°C to +150°C | | CD+, CD-, TD+, TD0.3V to (VVCCINT + 0.3V) | Soldering Temperature (reflow)+260°C | Note 1: VSWPOS = (VVCCINT or 3.3V) (min) **Note 2:** V<sub>V</sub>CCINT</sub> = (V<sub>BAT.</sub> [(V<sub>B</sub> or 4.2V) (min)]) (max) Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### PACKAGE THERMAL CHARACTERISTICS (Note 3) | WLP | TQFN | |----------------------------------------------------|----------------------------------------------------| | Junction-to-Ambient Thermal Resistance (θJA)73°C/W | Junction-to-Ambient Thermal Resistance (θJA)48°C/W | | | Junction-to-Case Thermal Resistance (θJC) 10°C/W | Note 3: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial. #### **ELECTRICAL CHARACTERISTICS** (VBAT = +2.8V to +5.5V, VB = +3.5V to +5.5V, TA = -40°C to +85°C, unless otherwise noted. Typical values are at VBAT = +3.6V, $V_B = +5.0V$ , $T_A = +25$ °C.) (Note 4) | PARAMETER | SYMBOL | ( | MIN | TYP | MAX | UNITS | | |---------------------------------------|----------|----------------------|-----------------------------------------------------------------------------|-------|-------|-------|----| | DC CHARACTERISTICS | | | | | | | | | Cunnily Valtage Dange | VBAT | | | 2.8 | | 5.5 | V | | Supply Voltage Range | VB | | | 3.5 | | 28 | ] | | Internal Positive Switch<br>Regulator | Vswpos | | | 3.25 | 3.4 | 3.6 | V | | Internal Negative Switch<br>Regulator | VSWNEG | | | -2.06 | -1.90 | -1.76 | V | | VBAT UVLO | VBATUVLO | VBAT = 4.2V, VB = 0V | | 0.90 | 1.65 | 2.45 | V | | V <sub>BUS</sub> UVLO | VBUSUVLO | VBAT = 0V, VE | 3 = 5.5V | 1.0 | 1.33 | 3.30 | V | | | | | V <sub>BAT</sub> = +3.6V,<br>V <sub>B</sub> = 0V, CP_ENA = 0,<br>USBSWC = 0 | | 1 | 2.5 | | | BAT Supply Current | IBAT | MAX14578E | VBAT = +4.2V,<br>VB = 0V, CP_ENA = 1,<br>USBSWC = 1,<br>VSDA = VSCL = 1.8V | | 34.5 | 59 | μА | ## **ELECTRICAL CHARACTERISTICS (continued)** $(V_{BAT} = +2.8V \text{ to } +5.5V, V_{B} = +3.5V \text{ to } +5.5V, T_{A} = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at $V_{BAT} = +3.6V, V_{B} = +5.0V, T_{A} = +25^{\circ}\text{C}.)$ (Note 4) | PARAMETER | SYMBOL | C | ONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------|----------------------|---------------------|-----------------------------------------------------------------------------------------------------------|-------|------|------|----------| | | | | V <sub>BAT</sub> = +3.6V,<br>V <sub>B</sub> < V <sub>V</sub> <sub>BRAW</sub> ,<br>V <sub>EN</sub> = +3.6V | | 1 | 2.5 | | | BAT Supply Current | IBAT | MAX14578AE | $V_{BAT} = +4.2V,$<br>$V_{B} = 0V, V_{\overline{EN}} = 0V$ | | 1.3 | 30 | μΑ | | | | | Supply current increase when VEN = 1.6V, VBAT = +4.2V | | 1.3 | 3.5 | | | | | MAX14578E | V <sub>B</sub> = +5.5V,<br>CP_ENA = 0,<br>USBSWC = 0 | | 87 | 140 | μА | | VB Supply Current | I <sub>VB</sub> | | $V_B = +5.5V,$<br>$V\overline{\text{EN}} = 0V$ | | 190 | 295 | μΑ | | | MAX | MAX14578AE | $V_B = +5.0V,$<br>$V\overline{EN} = 0V$ | | 4.1 | | mA | | | | | $V_{B} = +5.5V,$<br>$V_{\overline{EN}} = +5.5V$ | | 75 | 125 | μΑ | | LOUT (LDO OUT) (MAX14578 | AE ONLY) | | | | | | | | LOUT Current Limit | ILOUT | | | | 95 | | mA | | LOUT Voltage | VLOUT | ILOUT = 10mA | | 4.87 | 4.94 | | V | | | VL001 | $I_{LOUT} = 0mA,$ | | 4.0 | 5.3 | 5.5 | <u> </u> | | LOUT Debounce Time | tLOUT_DEB | $V_B = 5.0V$ to $V$ | LOUT = 4.5V | | 20 | | ms | | LOUT Turn-On Time | | | | | 100 | | μs | | Themal Shutdown | | | | | +141 | | °C | | Themal Shutdown Hysteresis | | | | | 20 | | °C | | CHARGER DETECTION | | | | | | | | | VDP_SRC Voltage | VDP_SRC | | | 0.5 | | 0.7 | V | | V <sub>DAT_REF</sub> Voltage | VDAT_REF | | | 0.25 | | 0.4 | V | | VLGC Voltage | VLGC | | | 0.8 | | 2.0 | V | | IDP_SRC Current | I <sub>DP_SRC</sub> | | | 6.6 | | 11 | μΑ | | CD+ and CD- Sink Current | ICD+_SINK<br>ICDSINK | | | 50 | | 150 | μА | | R <sub>CD</sub> Resistance | RCD | | | 200 | 330 | 500 | kΩ | | TD+ Pulldown Resistor | R <sub>TD+_DWN</sub> | | | 15 | 20 | 25 | kΩ | | TD- Pulldown Resistor | R <sub>TD</sub> DWN | | | 14.25 | | 24.8 | kΩ | | Charger Detection Weak Sink | IWEAK | | | | | 0.18 | μΑ | ## **ELECTRICAL CHARACTERISTICS (continued)** $(V_{BAT} = +2.8V \text{ to } +5.5V, V_{B} = +3.5V \text{ to } +5.5V, T_{A} = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at $V_{BAT} = +3.6V, V_{B} = +5.0V, T_{A} = +25^{\circ}\text{C}.)$ (Note 4) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------|------|-------------------|-------| | VBUS25 Ratio | VBUS25 | Reference ratio for special charger as a percentage of V <sub>BUS</sub> voltage, V <sub>B</sub> = 5V | 24 | 26 | 29 | % | | VBUS47 Ratio | VBUS47 | Reference ratio for special charger as a percentage of V <sub>BUS</sub> voltage, V <sub>B</sub> = 5V | 44 | 47 | 50 | % | | VBUS60 Ratio | VBUS60 | | 57.5 | 60.3 | 63.5 | % | | DCD M Time | tMDEB | All comparators | 20 | 30 | 40 | ms | | DCD C Time | tCDEB | All comparators | | | 5 | ms | | DCD Timer | | | | 2 | | S | | | | DCHK = 0 | | 40 | | | | Charger-Detect Source Time | tDP_SRC_ON | DCHK = 1 | | 625 | | ms | | Charger-Detect-Type<br>Detection Time | tDP_RES_ON | | 120 | | | ms | | Charger-Detect Delay Time | tDP_SRC_HICRNT | | 40 | | 80 | ms | | V <sub>B</sub> Attach to CE1 and CE2 | | From V <sub>B</sub> > V <sub>VBDET</sub> or CHG_TYP_M = 1 (DCHK = 0) to CE1 and/or CE2 change | | | 520 | mo | | Output Time | tvbsw | From VB > VVBDET or CHG_TYP_M = 1 (DCHK = 1) to CE1 and/or CE2 change | | | 1450 | ms | | V <sub>B</sub> Raw-Detect Threshold | Vvbraw | | 1.7 | 2.6 | 3.5 | V | | V <sub>B</sub> -Detect Threshold | VVBDET | | 3.2 | 3.5 | 3.3 | V | | VB-Detect Threshold<br>Hysteresis | VVBDET_HYS | | 38 | 50 | | mV | | <b>USB ANALOG SWITCHES (C</b> | D-, CD+) | | | | | | | Analog-Signal Range | V <sub>DN2</sub> , V <sub>DP2</sub> | CP_ENA = 0 (MAX14578E)<br>CP_ENA = 1 | 0<br>Vswneg | | VVCCINT<br>VSWPOS | V | | On-Resistance | Ronusb | V <sub>BAT</sub> = +3.0V, I <sub>CD+</sub> = I <sub>CD-</sub> = 10mA,<br>V <sub>CD+</sub> , V <sub>CD-</sub> = 0 to +3.0V | | 3.3 | 6 | Ω | | On-Resistance Match<br>Between Channels | ΔRONUSB | V <sub>BAT</sub> = +3.0V, I <sub>CD+</sub> = I <sub>CD-</sub> = 10mA,<br>V <sub>CD+</sub> , V <sub>CD-</sub> = +400mV | | | 0.5 | Ω | | On-Resistance Flatness | RFLATUSB | V <sub>BAT</sub> = +3.0V, I <sub>CD+</sub> = I <sub>CD-</sub> = 10mA,<br>V <sub>CD+</sub> , V <sub>CD-</sub> = 0 to +3.3V | | 0.06 | 0.26 | Ω | | Off-Leakage Current | I <sub>LUSB</sub> (OFF) | VBAT = 4.2V, switch open, VCD+ = VCD- = +0.3V or +2.5V; VTD+ or VTD- = +2.5V or +0.3V | -360 | | +360 | nA | | On-Leakage Current | I <sub>LUSB(ON)</sub> | VBAT = 4.2V, switch closed, V <sub>CD+</sub> or V <sub>CD-</sub> = +0.3V or +2.5V | -360 | | +360 | nA | | DIGITAL SIGNALS (INT, SCL. | , SDA, EN, CEO, C | E1, CE2) | | | | | | Input Logic-High | VIH | | 1.4 | | | V | | Input Logic-Low | VIL | | | | 0.4 | V | | Input Leakage Current | IINLEAK | | -1 | | +1 | μΑ | | Open-Drain Low | Vodol | ISINK = 1mA | | | 0.4 | V | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{BAT} = +2.8V \text{ to } +5.5V, V_B = +3.5V \text{ to } +5.5V, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at $V_{BAT} = +3.6V, V_B = +5.0V, T_A = +25^{\circ}\text{C}.)$ (Note 4) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------|------|-----|-------| | Output Logic-High | Vон | ISOURCE = 1mA | V <sub>IO</sub> - 0.2 | | | V | | Output Logic-Low | Vol | ISINK = 1mA | | | 0.2 | V | | DYNAMIC (Note 5) | | | | | | | | Charge-Pump Delay Time | tCP | CP_ENA from 0 to 1 until switch on | | | 1 | ms | | Analog-Switch Turn-On Time | ton | MAX14578E, I <sup>2</sup> C STOP to switch on, R <sub>L</sub> = $50\Omega$ | | 0.1 | 1 | ms | | Analog-Switch Turn-Off Time | toff | MAX14578E, I <sup>2</sup> C STOP to switch off, R <sub>L</sub> = $50\Omega$ | | 0.1 | 1 | ms | | Break-Before-Make<br>Delay Time | t <sub>BBM</sub> | $R_L = 50\Omega$ , $T_A = +25^{\circ}C$ | > 0 | | | μs | | Off-Capacitance | Coff | TD-, TD+, applied voltage is 0.5Vp-p, DC bias = 0V, f = 240MHz; CD-, CD+ not connected to TD-, TD+ | | | pF | | | On-Capacitance | Con | TD-, TD+, applied voltage is 0.5Vp-p, DC bias = 0V, f = 240MHz; CD-, CD+ connected to TD-, TD+; $R_L$ = $50\Omega$ | | 4.5 | | pF | | -3dB Bandwidth | BW | V <sub>CD</sub> _ = 0.5V <sub>P</sub> -P | | 1000 | | MHz | | Off-Isolation | VISO | $R_L = 50\Omega$ , $f = 20kHz$ , $V_{CD} = 0.5V_{P-P}$ | | -60 | | dB | | I <sup>2</sup> C TIMING SPECIFICATIONS | | | | | | | | I <sup>2</sup> C Max Clock | f12CCLK | | | 400 | | kHz | | Bus Free Time Between STOP and START Conditions | tBUF | | 1.3 | | | μs | | START Condition Setup Time | | | 0.6 | | | μs | | Repeat START Condition<br>Setup Time | tsu:sta | 90% to 90% | 0.6 | | | μs | | START Condition Hold Time | thd:STA | 10% of SDA to 90% of SCL | 0.6 | | | μs | | STOP Condition Setup Time | tsu:sto | 90% of SCL to 10% of SDA | 0.6 | | | μs | | Clock Low Period | tLOW | 10% to 10% | 1.3 | | | μs | | Clock High Period | tHIGH | 90% to 90% | 0.6 | | | μs | | Data Valid to SCL Rise Time | tsu:dat | Write setup time | 100 | | | ns | | Data Hold Time to SCL Fall | thd:dat | Write hold time | | | 0 | ns | | ESD PROTECTION | | | | | | | | CD+, CD- | | Human Body Model | | ±15 | | kV | | | | IEC 61000-4-2 Contact Discharge | | ±8 | | I V | | | | | | | | | **Note 4:** All units are 100% production tested at $T_A = +25$ °C. Limits over the operating temperature range are guaranteed by design and not production tested. Note 5: Guaranteed by design; not production tested. ## **Typical Operating Characteristics** (VBAT = +4.2V, VB = +5.0V, CBAT = $1\mu$ F, CVB = $1\mu$ F, unless otherwise noted.) ## Typical Operating Characteristics (continued) (V<sub>BAT</sub> = +4.2V, V<sub>B</sub> = +5.0V, C<sub>BAT</sub> = $1\mu$ F, C<sub>VB</sub> = $1\mu$ F, unless otherwise noted.) 2.0 VIH 1.5 VIL 1.0 2.8 3.1 3.4 3.7 4.0 4.3 4.6 4.9 5.2 5.5 BAT SUPPLY VOLTAGE (V) CE\_ vs. V<sub>BUS</sub> CONNECTION (MAX14578E) APPLE 1A CHARGER, USB COMPLIANT (USB\_CPL = 1, USBSWC = 0, V<sub>TD+</sub> = 3V) CE\_ vs. Vbus connection (Max14578AE) USB Charging Downstream Port ## **Pin/Bump Configurations** ## **Pin/Bump Description** | | Р | PIN | | | | |--------------|-------|----------|-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------| | MAX1 | 4578E | MAX14 | 578AE | NAME | FUNCTION | | TQFN-EP | WLP | TQFN-EP | WLP | | | | 1 | C1 | 1 | C1 | TD+ | USB Transceiver D+ Connection | | 2, 3, 10, 16 | _ | 2, 3, 16 | _ | N.C. | No Connection. Not internally connected. | | 4 | A1 | 4 | A1 | CD+ | USB Connector D+ Connection | | 5 | B1 | 5 | B1 | GND | Ground | | 6 | A2 | 6 | A2 | CD- | USB Connector D- Connection | | 7 | С3 | 7 | С3 | BAT | Battery Connection Input. Connect a 1µF capacitor as close as possible between BAT and GND. | | 8 | А3 | 8 | А3 | VB | USB Connector V <sub>BUS</sub> Connection. Connect a 1µF capacitor as close as possible between V <sub>B</sub> and GND for ±15kV ESD protection. | | 9 | A4 | _ | _ | ĪNT | Active-Low Interrupt Request, Open-Drain Output | | _ | _ | 9 | A4 | LOUT | +5.3V USB Transceiver V <sub>BUS</sub> Power Output. Connect a 1µF capacitor as close as possible between LOUT and GND. | | _ | _ | 10 | _ | LOUT_SNS | Connect Externally to LOUT (MAX14578AE, TQFN Only) | | 11 | B4 | 11 | B4 | CE1 | Charger-Enable Control 1, Open-Drain Output | | 12 | C4 | 12 | C4 | CE2 | Charger-Enable Control 2, Open-Drain Output | | 13 | ВЗ | _ | _ | SDA | I <sup>2</sup> C Serial-Data Input/Output. Connect SDA to an external pullup resistor. | | | _ | 13 | В3 | CE0 | Charger-Enable Control 0, Open-Drain Output | | _ | _ | 14 | B2 | ĒN | Active-Low Enable Input. Drive EN low to enable the charger ID detection and close the USB switches after charger detection is complete. | ## Pin/Bump Description (continued) | | P | PIN | | | | |-----------|-----|-----------|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MAX14578E | | 578E MAX1 | | NAME | FUNCTION | | TQFN-EP | WLP | TQFN-EP | WLP | | | | 14 | B2 | _ | _ | SCL | I <sup>2</sup> C Serial-Clock Input. Connect SCL to an external pullup resistor. | | 15 | C2 | 15 | C2 | TD- | USB Transceiver D- Connection | | _ | _ | _ | _ | EP | Exposed Pad (TQFN Only). EP is internally connected to GND. Connect to a large ground plane to maximize thermal performance. Not intended as an electrical connection point. | ### MAX14578E Functional Diagram/Typical Application Circuit ## MAX14578AE Functional Diagram/Typical Application Circuit Table 1. Register Map | ADDRESS | NAME | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | | |---------|--------------|--------|--------------------|--------|---------|---------|----------|-----------|------------|--| | 0x00 | DEVICE ID | | VEND | OR_ID | | | CHIP_REV | | | | | 0x01 | CONTROL<br>1 | INTPOL | INTEN | USBSWC | CP_ENA | LOW_POW | DCHK | CHG_TYP_M | USB_CHGDET | | | 0x02 | INTERRUPT | | CHG_TYP | | | DBCHG | DCD_T | CHGRUN | RFU | | | 0x03 | CONTROL<br>2 | DCD_EN | EN DB_EXIT DB_IDLE | | SUS_LOW | CE_FRC | | CE | | | | 0x04 | CONTROL<br>3 | RFU | RFU | RFU | CDP_DET | USB_CPL | SFOUT_EN | SFOUTASRT | DCD_EXIT | | **Table 2. Detailed Register Map** | FIELD NAME | READ/WRITE | BIT | DEFAULT | DESCRIPTION | |--------------------------------|-----------------|-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DEVICE ID (I <sup>2</sup> C AI | DDRESS = 0x00) | | | | | VENDOR_ID | Read Only | [7:4] | 0010 | Vendor Identification | | CHIP_REV | Read Only | [3:0] | 0001 | Chip Revision | | CONTROL 1 (I <sup>2</sup> C | ADDRESS = 0x01) | | | | | INTPOL | Read/Write | 7 | 0 | Interrupt Polarity 0 = Active low 1 = Active high | | INTEN | Read/Write | 6 | 0 | Interrupt Enable. If interrupt is disabled, pending interrupts are not cleared and the \$\overline{INT}\$ pin deasserts. INTEN is a global setting to mask all interrupts. 0 = Interrupt disabled 1 = Interrupt enabled | | USBSWC | Read/Write | 5 | 0 | Opens/Closes USB Switch 0 = Switch open 1 = Switch closed | | CP_ENA | Read/Write | 4 | 0 | Charge-Pump Enable 0 = Charge pump disabled 1 = Charge pump enabled | | LOW_POW | Read/Write | 3 | 1 | Low-Power Mode 0 = Low-power mode disabled; oscillator/bandgap always on 1 = Low-power mode enabled; oscillator/bandgap turned off under the following conditions: no VBUS, USBSWC = 0, and CP_ENA = 0 | | DCHK | Read/Write | 2 | 0 | Charger-Type Source-Detection Time 0 = DCHK, tDP_SRC_ON = 40ms 1 = DCHK, tDP_SRC_ON = 625ms | | CHG_TYP_M | Read/Write | 1 | 0 | Charger-Type Manual-Detection Enable. Set CHG_TYP_M to 1 to force the internal logic to open the USB switches and perform a charger-type detection. After the detection state matching completes, this bit resets to 0. 0 = Charger detection disabled 1 = Force a manual charge detection | **Table 2. Detailed Register Map (continued)** | FIELD NAME | READ/WRITE | BIT | DEFAULT | DESCRIPTION | |-------------------------------|-----------------|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | USB_CHGDET | Read/Write | 0 | 1 | Charger-Detection-Enable Start. Charger detection starts with any change in V <sub>B</sub> . 0 = Charger detection disabled 1 = Charger detection enabled | | INTERRUPT (I <sup>2</sup> C / | ADDRESS = 0x02) | | | | | CHG_TYP | Read Only | [7:5] | 000 | Output of USB Charger Detection 000 = Nothing attached 001 = USB cable attached 010 = Charging dowstream port: current depends on USB operating speed 011 = Dedicated charger: current up to 1.8A 100 = Special charger: 500mA max 101 = Special charger: current up to 1A 110 = RFU 111 = Dead-battery charging: 100mA max | | VBCOMP | Read Only | 4 | 0 | Output of V <sub>B</sub> Comparator. Changes in VBCOMP triggers interrupt. 0 = V <sub>B</sub> < VVBDET 1 = V <sub>B</sub> ≥ VVBDET | | DBCHG | Read Only | 3 | 0 | Dead-Battery Charger Mode. If DBCHG = 1, the 45-minute timer is running. 0 = Not in dead-battery charge mode 1 = In dead-battery charge mode | | DCD_T | Read Only | 2 | 0 | Data-Contact Detection (DCD) Time Wait. DCD_T generates an interrupt after a 0-to-1 transition. 0 = Data contact detection not running 1 = Data contact detection running for > 2s | | CHGRUN | Read Only | 1 | 0 | Charger-Detection State Machine Running. For information only—no interrupt generated. 0 = Charger detection not running 1 = Charger detection running (DCD, dead battery, D+/D-short) | | RFU | Read Only | 0 | 0 | Reserved | | CONTROL 2 (I <sup>2</sup> C | ADDRESS = 0x03) | | | | | DCD_EN | Read/Write | 7 | 1 | DCD Enable. If DCD_EN = 1, D+/D- is tested for a short after DCD passes. If DCD_EN = 0, DCD is skipped and D+/D- short detection begins when VBUS is connected or CHG_TYP_M = 1. If DCD is stuck (DCD_T) = 1, setting DCD_EN = 0 bypasses DCD and D+/D- short detection begins. 0 = Disabled 1 = Enabled | **Table 2. Detailed Register Map (continued)** | FIELD NAME DEADWRITE DETAILS TO DESCRIPTION | | | | | | | | | |---------------------------------------------|-----------------|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | FIELD NAME | READ/WRITE | BIT | DEFAULT | DESCRIPTION | | | | | | DB_EXIT | Read/Write | 6 | 0 | Exit Dead-Battery Charge Mode. If DBCHG = 1, setting DB_EXIT to 1 stops the 45-minute timer, sets DBCHG to 0, and leaves CHG_EN = 1. DB_EXIT is automatically reset to 0 if VBAT reaches the dead-battery threshold. 0 = Do not exit dead-battery mode 1 = Exit dead-battery mode | | | | | | DB_IDLE | Read/Write | 5 | 0 | Dead-Battery Idle Mode. DB_IDLE = 1 in dead-battery mode to forces the USB switch to close. DB_IDLE is automatically reset when the USB switch is closed. 0 = Dead-battery mode off or test completed 1 = Dead-battery mode on or test still needed | | | | | | SUS_LOW | Read/Write | 4 | 0 (1)* | Suspend Mode Selection 0 = When the charger is disabled, CE1 = CE2 = 1 1 = When the charger is disabled, CE1 = CE2 = 0 | | | | | | CE_FRC | Read/Write | 3 | 0 | CE Outputs Force Enable 0 = CE outputs follow the charger-detection finite state machine (FSM) 1 = CE outputs follow the CE[2:0] register regardless o result from the charger-detection FSM | | | | | | CE | Read/Write | [2:0] | 000 | CE Outputs (CE2, CE1, CE0). If CE_FRC = 0, registers are set by the result of charger FSM. If CE_FRC = 1, registers are set by I <sup>2</sup> C command only. | | | | | | CONTROL 3 (I <sup>2</sup> C | ADDRESS = 0x04) | | | | | | | | | RFU | Read/Write | [7:5] | 000 | Reserved | | | | | | CDP_DET | Read/Write | 4 | 0 | 0 = Normal detection<br>1 = Resistive detection | | | | | | USB_CPL | Read/Write | 3 | 1 (0)* | USB Compliance 0 = Device is not USB compliant 1 = Device is USB compliant | | | | | | SFOUT_EN | Read/Write | 2 | 0 (1)* | LOUT Enable 0 = LOUT off 1 = LOUT on as per SFOUTASRT | | | | | | SFOUTASRT | Read/Write | 1 | 1 | LOUT Assert Timing 0 = LOUT asserts when the charger-detection FSM completes 1 = LOUT asserts after valid VBUS voltage detection | | | | | | DCD_EXIT | Read/Write | 0 | 1 | Exit Charger-Type-Detection Routine After DCD_T is Set to 1 0 = Disabled 1 = Enabled | | | | | **Note:** CP\_ENA, DCHK, USB\_CHGDET, DCD\_EN, SUS\_LOW, CE\_FRC, CE, USB\_CPL, SFOUT\_EN, SFOUTASRT, and DCD\_EXIT can be configured to have different default values. Contact the factory for more information. <sup>\*</sup>Default value for MAX14578AE only. ### **Detailed Description** The MAX14578E/MAX14578AE are USB charger detectors compliant with USB Battery Charging Revision 1.1. The USB charger-detection circuitry detects USB standard downstream ports (SDPs), USB charging downstream ports (CDPs), or dedicated charger ports (DCPs), and controls an external lithium-ion (Li+) battery charger. The MAX14578E features $I^2C$ communication, while the MAX14578AE features an $\overline{EN}$ pin and an LDO output pin. The internal USB switch is compliant to Hi-Speed USB, full-speed USB, and low-speed USB signals. Both devices feature low on-resistance, low on-resistance flatness, and very low capacitance. ### **Input Sources and Routing** The typical Micro/Mini-USB connector has five signal lines: USB power, two USB signal lines (D-, D+), ID line, and ground. The USB power on the Micro/Mini-USB connector connects to VB on the MAX14578E/MAX14578AE. The two USB signal lines, D- and D+, connect to CD- and CD+. #### USB (CD-, CD+) The MAX14578E/MAX14578AE support Hi-Speed (480Mbps), full-speed (12Mbps), and low-speed USB (1.5Mbps) signal levels. The USB channel is bidirectional and has low 3.3 $\Omega$ (typ) on-resistance and 4.5pF (typ) on-capacitance. The low on-resistance is stable as the analog input signals are swept from ground to Vswpos for low signal distortion. #### **LOUT LDO Output (MAX14578AE Only)** The LOUT LDO provides a 5.3V (typ) output, used to power a USB transceiver. Most USB transceivers are powered from a 3.3V or higher voltage that is difficult to derive from a Li+ battery. One solution is to power the transceivers from the USB VBUS power; however, VBUS can rise as high as +28V in a fault condition. The LOUT pin provides a voltage-limited supply that protects the USB transceiver from these high voltages. When VBUS rises above 9.0V (typ), the MAX14578AE detects an overvoltage fault and LOUT goes to 0V. Additionally, LOUT features a 100mA (typ) current limit to protect the device in the event of a short circuit. #### **Interrupts** The MAX14578E generates an interrupt for any change in VBCOMP, and when DBCHG or DCD\_T transitions from 0 to 1. The INTEN bit in the CONTROL 1 register (0x01) enables interrupt output. When INTEN is set to zero, all interrupts are masked but not cleared. A read to the INTERRUPT register (0x02) is required to clear interrupts. #### **Detection Debounce** To avoid multiple interrupts at the insertion of an accessory and for added noise/disturbance protection, a 30ms (typ) debounce timer is present that requires an inserted or removed state hold for the debounce time before it sends an interrupt. #### **Low-Power Modes** The MAX14578E has two I<sup>2</sup>C bits in the CONTROL 1 register (0x01) dedicated to low-power operation: LOW\_POW and CP\_ENA. LOW\_POW sets low-power mode. In low-power mode, the internal oscillator is turned off under the following conditions: no VBUS, USBSWC = 0, and CP\_ENA = 0. When enabled, all switches are high impedance (note that no negative rail voltage can be applied). CP\_ENA controls the charge pump required for proper operation of the analog switches. When set to disable, no negative rail voltage can be applied. A factory default sets CP\_ENA = 0 automatically. #### **USB Charger Detection** The MAX14578E includes internal logic to detect if a valid USB charger is connected. When a valid VBUS voltage is applied to VB or when CHG\_TYP\_M in the CONTROL 1 register is set to 1, the MAX14578E/MAX14578AE begin the charger-type-detection sequence (see Figure 1). During the charger-type-detection sequence, the CD-and CD+ switches are open, and once the sequence completes, the switches return to their previous state. Figure 2 shows a timing diagram for an example charger-type-detection sequence. Figure 1. Charger-Type-Detection Sequence Figure 2. Charger-Detection Timing Maxim Integrated Figure 3. Standard USB Host/Charging Downstream Port, Apple Charger, Sony Charger, and Dedicated Charger Figure 3 shows D+/D- terminations for a standard USB host/charging downstream port, an Apple charger, a Sony charger, and a dedicated charger. #### **Charger-Enable Control Outputs** The MAX14578E/MAX14578AE feature digital open-drain outputs—CE0 (MAX14578AE only), CE1, and CE2—to control an external charger autonomously. See Table 3. **Table 3. Charger-Enable Control Outputs** | SUS_LOW | EN | CHG_TYP | USB_CPL | CE2 | CE1 | CE0 | |---------|----|---------|---------|-----|-----|-----| | 0 | 1 | X | X | 1 | 1 | 1 | | 1 | 1 | X | X | 0 | 0 | 1 | | 0 | 0 | 000 | X | 1 | 1 | 1 | | 1 | 0 | 000 | X | 0 | 0 | 1 | | 0 | 0 | 110 | X | 1 | 1 | 1 | | 1 | 0 | 110 | X | 0 | 0 | 1 | | X | 0 | 001 | 0 | 1 | 0 | 0 | | 0 | 0 | 001 | 1 | 1 | 1 | 1 | | 1 | 0 | 001 | 1 | 0 | 0 | 1 | | X | 0 | 010 | X | 0 | 1 | 0 | | X | 0 | 011 | X | 0 | 1 | 0 | | X | 0 | 100 | X | 1 | 0 | 0 | | X | 0 | 101 | X | 0 | 1 | 0 | | Х | 0 | 111 | X | 0 | 0 | 0 | **Note:** When CE\_FRC = 1, CE[2:0] are set by an I<sup>2</sup>C command. X = Don't care. ### \_I<sup>2</sup>C Serial Interface (MAX14578E) #### Serial Addressing The MAX14578E operates as a slave device that sends and receives data through an I<sup>2</sup>C-compatible 2-wire interface. The interface uses a serial-data line (SDA) and a serial-clock line (SCL) to achieve bidirectional communication between master(s) and slave(s). A master (typically a microcontroller) initiates all data transfers to and from the MAX14578E and generates the SCL clock that synchronizes the data transfer. The SDA line operates as both an input and an open-drain output. A pullup resistor is required on SDA. The SCL line operates only as an input. A pullup resistor is required on SCL if there are multiple masters on the 2-wire interface, or if the master in a single-master system has an open-drain SCL output. Each transmission consists of a START condition (Figure 4) sent by a master, followed by the MAX14578E 7-bit slave address plus a R/W bit, a register address byte, one or more data bytes, and finally a STOP condition. #### START and STOP Conditions Both SCL and SDA remain high when the interface is not busy. A master signals the beginning of a transmission with a START (S) condition by transitioning SDA from high to low while SCL is high (see Figure 5). When the master has finished communicating with the slave, it issues a STOP (P) condition by transitioning SDA from low to high while SCL is high. The bus is then free for another transmission. Figure 4. I<sup>2</sup>C Interface Timing Details Figure 5. START and STOP Conditions #### Bit Transfer One data bit is transferred during each clock pulse (Figure 6). The data on SDA must remain stable while SCL is high. #### Acknowledge The acknowledge bit is a clocked 9th bit that the recipient uses to handshake receipt of each byte of data (Figure 7). Thus, each byte transferred effectively requires nine bits. The master generates the 9th clock pulse, and the recipient pulls down SDA during the acknowledge clock pulse. The SDA line is stable low during the high period of the clock pulse. When the master is transmitting to the MAX14578E, it generates the acknowledge bit because the MAX14578E is the recipient. When the MAX14578E is transmitting to the master, the master generates the acknowledge bit because the master is the recipient. #### **Slave Address** The MAX14578E has a 7-bit long slave address. The bit following a 7-bit slave address is the R/W bit, which is low for a write command and high for a read command. The slave address is 01011001 for read commands and 01011000 for write commands. See Figure 8. #### **Bus Reset** The MAX14578E resets the bus with the I $^2$ C START condition for reads. When the R/W bit is set to 1, the MAX14578E transmits data to the master, thus the master is reading from the device. Figure 6. Bit Transfer Figure 7. Acknowledge Figure 8. Slave Address Figure 9. Format for I<sup>2</sup>C Write Figure 10. Format for Writing to Multiple Registers #### **Format for Writing** A write to the MAX14578E comprises the transmission of the slave address with the R/W bit set to zero, followed by at least one byte of information. The first byte of information is the register address or command byte. The register address determines which register of the MAX14578E is to be written by the next byte, if received. If a STOP (P) condition is detected after the register address is received, the MAX14578E takes no further action beyond storing the register address (Figure 9). Any bytes received after the register address are data bytes. The first data byte goes into the register selected by the register address, and subsequent data bytes go into subsequent registers (Figure 10). If multiple data bytes are transmitted before a STOP condition, these bytes are stored in subsequent registers because the register addresses autoincrements. #### Format for Reading The MAX14578E is read using the internally stored register address as an address pointer, the same way the stored register address is used as an address pointer for a write. The pointer autoincrements after each data byte is read using the same rules as for a write. Thus, a read is initiated by first configuring the register address by performing a write (Figure 11). The master can now read consecutive bytes from the MAX14578E, with the first data byte being read from the register address pointed by the previously written register address. Once the master sends a NACK, the MAX14578E stops sending valid data. Figure 11. Format for Reads (Repeated START) ### Table 4. CE\_ Outputs for Different Charger Control | | CE_<br>OUTPUTS | OFF | 100mA | 500mA | ISET | MAX8606,<br>MAX8856 | MAX8814,<br>MAX8845 | |-------------|----------------|-----|-------|-------|------|---------------------|---------------------| | SUS_LOW = 0 | (CE0) | 1 | 0 | 0 | 0 | | EN | | | CE1 | 1 | 0 | 0 | 1 | EN1 | _ | | | CE2 | 1 | 0 | 1 | 0 | EN2 | _ | | | CE_<br>OUTPUTS | OFF | 100mA | 500mA | ISET | MAX8934,<br>MAX8677 | MAX8903 | | SUS_LOW = 1 | (CE0) | 1 | 0 | 0 | 0 | USUS | USUS | | | CE1 | 0 | 0 | 0 | 1 | PEN1 | DCM | | | CE2 | 0 | 0 | 1 | 0 | PEN2 | IUSB | () MAX14578AE only. ## **Applications Information** #### **Charger Control** The MAX14578E charger-enable control outputs are ideal for autonomous external charger control. Table 4 shows example connections for various Maxim chargers. #### **Hi-Speed USB** Hi-Speed USB requires careful PCB layout with $45\Omega$ single-ended/90 $\!\Omega\!$ differential controlled-impedance matched traces of equal lengths. #### **Power-Supply Bypassing** Bypass $V_B$ and BAT with $1\mu F$ ceramic capacitors to GND as close as possible to the device. #### **Choosing I<sup>2</sup>C Pullup Resistors** I<sup>2</sup>C requires pullup resistors to provide a logic-high level to data and clock lines. There are trade-offs between power dissipation and speed, and a compromise must be made in choosing pullup resistor values. Every device connected to the bus introduces some capacitance even when device is not in operation. I<sup>2</sup>C specifies 300ns rise times to go from low to high (30% to 70%) for fast-mode, which is defined for a clock frequency up to 400kHz (see the I<sup>2</sup>C Serial Interface (MAX14578E) section for details). To meet the rise time requirement, choose pullup resistors so that $t_R = 0.85 \times R_{PULLUP} \times C_{BUS} < 300 ns$ . If the transition time becomes too slow, the setup and hold times may not be met and waveforms may not be recognized. #### **Extended ESD Protection** ESD-protection structures are incorporated on all pins to protect against electrostatic discharges up to $\pm 2kV$ (Human Body Model) encountered during handling and assembly. The CD- and CD+ pins are further protected against ESD up to $\pm 15kV$ (Human Body Model) and $\pm 8kV$ IEC 61000-4-2 Contact Discharge without damage. Figure 12. Human Body ESD Test Model Figure 13. Human Body Current Waveform The VB input withstands up to $\pm 15 \text{kV}$ (HBM) if bypassed with a 1µF ceramic capacitor close to the pin. The ESD structures withstand high ESD both in normal operation and when the devices are powered down. After an ESD event, the MAX14578E/MAX14578AE continue to function without latchup. #### **ESD Test Conditions** ESD performance depends on a variety of conditions. Contact Maxim for a reliability report that documents test setup, test methodology, and test results. #### **Human Body Model** Figure 12 shows the Human Body Model, and Figure 13 shows the current waveform it generates when discharged into a low-impedance state. This model consists of a 100pF capacitor charged to the ESD voltage of interest that is then discharged into the device through a $1.5 \mathrm{k}\Omega$ resistor. Figure 14. IEC 61000-4-2 ESD Test Model Figure 15. IEC 61000-4-2 ESD Generator Current Waveform #### IEC 61000-4-2 The IEC 61000-4-2 standard covers ESD testing and performance of finished equipment. However, it does not specifically refer to integrated circuits. The MAX14578E/MAX14578AE assist in designing equipment to meet IEC 61000-4-2 without the need for additional ESD-protection components. The major difference between tests done using the Human Body Model and IEC 61000-4-2 is higher peak current in IEC 61000-4-2, because series resistance is lower in the IEC 61000-4-2 model. Hence, the ESD withstand voltage measured to IEC 61000-4-2 is generally lower than that measured using the Human Body Model. Figure 14 shows the IEC 61000-4-2 model, and Figure 15 shows the current waveform for IEC 61000-4-2 ESD Contact Discharge test. PROCESS: BICMOS **Chip Information** ### \_Package Information For the latest package outline information and land patterns (footprints), go to <a href="https://www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE<br>TYPE | PACKAGE<br>CODE | OUTLINE<br>NO. | LAND<br>PATTERN NO. | |-----------------|-----------------|----------------|--------------------------------| | 12 WLP | W121A1+1 | <u>21-0449</u> | Refer to Application Note 1891 | | 16 TQFN | T1633+5 | <u>21-0136</u> | 90-0032 | ## **Revision History** | REVISION<br>NUMBER | REVISION DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | 0 | 3/11 | Initial release | _ | | 1 | 2/12 | Added TQFN package, corrected MAX14578E Functional Diagram/Typical Operating Circuit, and corrected default values for MAX14578AE in Table 2 | 1, 2, 8, 9,<br>13, 22 | | 2 | 9/12 | Updated Package Thermal Characteristics section and VB supply current parameter for the MAX14578A | 2, 3 | Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.