## ÷1, ÷2 DIFFERENTIAL-TO-LVPECL CLOCK GENERATOR ICS873211 #### GENERAL DESCRIPTION The ICS87321I is a high performance ÷1, ÷2 Differential-to-LVPECL Clock Generator and a member of the HiPerClockS™family of High Performance Clock Solutions from IDT. The CLK, nCLK pair can accept most standard differential input levels. The ICS87321I is characterized to operate from a 3.3V or 2.5V power supply. Guaranteed part-to-part skew characteristics make the ICS87321I ideal for those clock distribution applications demanding well defined performance and repeatability. #### **FEATURES** - · One differential LVPECL output - · One CLK, nCLK input pair - CLK, nCLK pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL - Maximum clock input frequency: 700MHz - Translates any single ended input signal (LVCMOS, LVTTL, GTL) to LVPECL levels with resistor bias on nCLK input - Part-to-part skew: 600ps (maximum) - Propagation delay: 1.8ns (maximum) - · Additive phase Jitter, RMS: 0.18ps - · Full 3.3V or 2.5V operating supply - -40°C to 85°C ambient operating temperature - Available in both standard (RoHS 5) and lead-free (RoHS 6) packages #### **BLOCK DIAGRAM** #### PIN ASSIGNMENT ICS87321I 8-Lead SOIC 3.90mm x 4.90mm x 1.37mm package body M Package Top View TABLE 1. PIN DESCRIPTIONS | Number | Name | Туре | | Description | |--------|-----------------|--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | CLK | Input | Pulldown | Non-inverting differential clock input. | | 2 | nCLK | Input | Pullup | Inverting differential clock input. | | 3 | MR | Input | Pulldown | Active High Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs (Q) to go low and the inverted outputs (nQ) to go high. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS / LVTTL interface levels. See Table 3. | | 4 | F_SEL | Input | Pulldown | Selects divider value for Q, nQ outputs as described in Table 3. LVCMOS / LVTTL interface levels. | | 5 | V <sub>EE</sub> | Power | | Negative supply pin. | | 6, 7 | nQ, Q | Output | | Differential output pair. LVPECL interface levels. | | 8 | V <sub>cc</sub> | Power | | Positive supply pin. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | TABLE 3. FUNCTION TABLE | MR | F_SEL | Divide Value | |----|-------|-------------------------------------| | 1 | Х | Reset: Q output low, nQ output high | | 0 | 0 | ÷1 | | 0 | 1 | ÷2 | #### ÷1, ÷2 DIFFERENTIAL-TO-3.3V LVPECL CLOCK GENERATOR #### **ABSOLUTE MAXIMUM RATINGS** Supply Voltage, V<sub>CC</sub> 4.6V Inputs, $V_1$ -0.5V to $V_{CC}$ + 0.5 V Outputs, I<sub>o</sub> Continuous Current 50mA Surge Current 100mA Package Thermal Impedance, $\theta_{JA}$ 95°C/W (0 Ifpm) Storage Temperature, $T_{STG}$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , $V_{EE} = 0V$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-------------------------|-----------------|---------|---------|---------|-------| | V <sub>cc</sub> | Positive Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>EE</sub> | Power Supply Current | | | | 18 | mA | Table 4B. Power Supply DC Characteristics, $V_{CC} = 2.5V \pm 5\%$ , $V_{EE} = 0V$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-------------------------|-----------------|---------|---------|---------|-------| | V <sub>cc</sub> | Positive Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>EE</sub> | Power Supply Current | | | | 16 | mA | Table 4C. LVCMOS/LVTTL DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , $V_{EE} = 0V$ , Ta = $-40^{\circ}$ C to $85^{\circ}$ C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|--------------------|-----------|-------------------------------------------------|---------|---------|-----------------------|-------| | \/ | Input High Voltage | | V <sub>CC</sub> = 3.3V | 2 | | V <sub>cc</sub> + 0.3 | V | | V <sub>IH</sub> | Input High Voltage | | V <sub>CC</sub> = 2.5V | 1.7 | | V <sub>cc</sub> + 0.3 | V | | V | Input Low Voltage | | V <sub>CC</sub> = 3.3V | -0.3 | | 0.8 | V | | V <sub>IL</sub> | Imput Low voitage | | V <sub>CC</sub> = 2.5V | -0.3 | | 0.7 | V | | V <sub>HYS</sub> | Input Hysteresis | MR, F_SEL | | 100 | | | mV | | I <sub>IH</sub> | Input High Current | MR, F_SEL | $V_{CC} = V_{IN} = 3.465 V \text{ or } 2.625 V$ | | | 150 | μΑ | | I | Input Low Current | MR, F_SEL | $V_{CC} = 3.465V$ , or 2.625V $V_{IN} = 0V$ | -5 | | | μΑ | Table 4D. Differential DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , $V_{EE} = 0V$ , Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-------------------------------|------------|-------------------------------------------------------|-----------------------|---------|------------------------|-------| | | Input High Current | CLK | $V_{CC} = V_{IN} = 3.465 \text{V or } 2.625 \text{V}$ | | | 150 | μΑ | | I <sub>IH</sub> | Imput High Current | nCLK | $V_{CC} = V_{IN} = 3.465 V \text{ or } 2.625 V$ | | | 5 | μΑ | | | Input Low Current | CLK | $V_{CC} = 3.465V$ , or 2.625V $V_{IN} = 0V$ | -5 | | | μΑ | | ' <sub>IL</sub> | Imput Low Current | nCLK | $V_{CC} = 3.465V \text{ or } 2.625V, V_{IN} = 0V$ | -150 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input \ NOTE 1 | oltage; | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Inpu<br>NOTE 1, 2 | t Voltage; | | V <sub>EE</sub> + 0.5 | | V <sub>cc</sub> - 0.85 | V | NOTE 1: $V_{IL}$ should not be less than -0.3V. NOTE 2: Common mode voltage is defined as $V_{\rm in}$ . Table 4E. LVPECL DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , $V_{EE} = 0V$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|-----------------------|---------|-----------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | V <sub>cc</sub> - 1.4 | | V <sub>cc</sub> - 0.9 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | V <sub>cc</sub> - 2.0 | | V <sub>cc</sub> - 1.7 | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.65 | | 1.0 | V | NOTE 1: Outputs terminated with 50 $\!\Omega$ to V $_{\!\scriptscriptstyle CC}$ - 2V. Table 4E. LVPECL DC Characteristics, $V_{CC} = 2.5V \pm 5\%$ , $V_{EE} = 0V$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|-----------------------|---------|-----------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | V <sub>cc</sub> - 1.4 | | V <sub>cc</sub> - 0.9 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | V <sub>cc</sub> - 2.0 | | V <sub>cc</sub> - 1.5 | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.4 | | 1.0 | V | NOTE 1: Outputs terminated with $50\Omega$ to $V_{cc}$ - 2V. **Table 5A. AC Characteristics,** $V_{CC} = 3.3V \pm 5\%$ , $V_{FF} = 0V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|----------------------------------------------------------|-------------------|--------------------------------------------------|---------|---------|---------|-------| | f <sub>CLK</sub> | Clock Input Frequen | су | | | | 700 | MHz | | t <sub>PD</sub> | Propagation Delay;<br>NOTE 1 | CLK to<br>Q (Dif) | | 1.2 | | 1.8 | ns | | <i>t</i> jit | Buffer Additive Phas<br>refer to Additive Pha<br>Section | | 155.52MHz, Integration Range:<br>(12kHz - 20MHz) | | 0.18 | | ps | | tsk(pp) | Part-to-Part Skew; N | IOTE 2, 3 | | | | 600 | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Tim | ne | 20% to 80% | 100 | | 600 | ps | | odc | Output Duty Cycle; I | NOTE 4 | | 48 | | 53 | % | NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. NOTE 3: This parameter is defined in accordance with JEDEC Standard 65. NOTE 4: Input duty cycle must be 50%. Table 5B. AC Characteristics, $V_{CC} = 2.5V \pm 5\%$ , $V_{EE} = 0V$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------|---------|---------|---------|-------| | f <sub>CLK</sub> | Clock Input Frequency | | | | 700 | MHz | | t <sub>PD</sub> | Propagation Delay; CLK to NOTE 1 Q (Dif) | | 1.2 | | 1.8 | ns | | <i>t</i> jit | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter<br>Section | 155.52MHz, Integration Range:<br>(12kHz - 20MHz) | | 0.18 | | ps | | tsk(pp) | Part-to-Part Skew; NOTE 2, 3 | | | | 600 | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 100 | | 600 | ps | | odc | Output Duty Cycle; NOTE 4 | | 45 | | 55 | % | NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. NOTE 3: This parameter is defined in accordance with JEDEC Standard 65. NOTE 4: Input duy cycle must be 50%. #### **ADDITIVE PHASE JITTER** The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. OFFSET FROM CARRIER FREQUENCY (Hz) As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment. # PARAMETER MEASUREMENT INFORMATION #### 3.3V OUTPUT LOAD AC TEST CIRCUIT #### 2.5V OUTPUT LOAD AC TEST CIRCUIT #### DIFFERENTIAL INPUT LEVEL #### PART-TO-PART SKEW #### **OUTPUT RISE/FALL TIME** #### PROPAGATION DELAY # PARAMETER MEASUREMENT INFORMATION, CONTINUED $$dc = \frac{t_{PW}}{t_{PERIOD}} \times 100\%$$ **OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD** # **APPLICATION INFORMATION** #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF = $V_{cc}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and V $_{cc}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609. FIGURE 1. SINGLE ENDED SIGNAL DRIVING DIFFERENTIAL INPUT #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both $V_{\mbox{\tiny SWING}}$ and $V_{\mbox{\tiny CMR}}$ input requirements. Figures 2A to 2E show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 2A*, the input termination applies for IDT HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 2A. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY IDT HIPERCLOCKS LVHSTL DRIVER FIGURE 2B. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 2C. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 2D. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVDS DRIVER FIGURE 2E. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE #### RECOMMENDATIONS FOR UNUSED INPUT PINS #### INPUTS: #### LVCMOS CONTROL PINS All control pins have internal pulldowns; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. #### **TERMINATION FOR 3.3V LVPECL OUTPUTS** The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 3A and 3B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. FIGURE 3A. LVPECL OUTPUT TERMINATION FIGURE 3B. LVPECL OUTPUT TERMINATION #### **TERMINATION FOR 2.5V LVPECL OUTPUTS** Figure 4A and Figure 4B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating 50 $\Omega$ to V<sub>CC</sub> - 2V. For V<sub>CC</sub> = 2.5V, the V<sub>CC</sub> - 2V is very close to ground level. The R3 in Figure 4B can be eliminated and the termination is shown in *Figure 4C*. FIGURE 4A. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 4B. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 4C. 2.5V LVPECL TERMINATION EXAMPLE ### POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS87321I. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS87321I is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{\rm cc}$ = 3.465V, which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipation into the load. - Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 18mA = 62.37mW - Power (outputs)\_\_\_ = 30mW/Loaded Output pair Total Power (3.465V, with outputs switching) = 62.37mW + 30mW = 92.37mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS™ devices is 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{\text{\tiny IA}}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{\text{\tiny JA}}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is 95.0°C/W per Table 6 below. Therefore, Tj for an ambient temperature of 85°C with output switching is: $85^{\circ}\text{C} + 0.092\text{W} *95^{\circ}\text{C/W} = 93.7^{\circ}\text{C}$ . This is well below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (multi-layer). Table 6. Thermal Resistance $\theta_{_{JA}}$ for 8-pin SOIC, Forced Convection # θ<sub>JA</sub> by Velocity (Linear Feet per Minute) 0 200 500 Multi-Layer PCB, JEDEC Standard Test Boards 95.0°C/W 88.4°C/W 83.7°C/W #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in Figure 5. FIGURE 5. LVPECL DRIVER CIRCUIT AND TERMINATION To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{\infty}$ – 2V. • For logic high, $$V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} - 0.9V$$ $$(V_{CC\_MAX} - V_{OH\_MAX}) = 0.9V$$ • For logic low, $$V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} - 1.7V$$ $$(V_{CC,MAX} - V_{OL,MAX}) = 1.7V$$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd\_H = [(V_{\text{OH\_MAX}} - (V_{\text{CC\_MAX}} - 2V))/R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OH\_MAX}}) = [(2V - (V_{\text{CC\_MAX}} - V_{\text{OH\_MAX}}))/R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OH\_MAX}}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW$$ $$Pd\_L = [(V_{\text{ol_MAX}} - (V_{\text{cc_MAX}} - 2V))/R] * (V_{\text{cc_MAX}} - V_{\text{ol_MAX}}) = [(2V - (V_{\text{cc_MAX}} - V_{\text{ol_MAX}}))/R] * (V_{\text{cc_MAX}} - V_{\text{ol_MAX}}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW # RELIABILITY INFORMATION Table 7. $\theta_{\text{JA}}$ vs. Air Flow Table for 8 Lead SOIC $\boldsymbol{\theta}_{_{JA}}$ by Velocity (Linear Feet per Minute) 0 200 500 Multi-Layer PCB, JEDEC Standard Test Boards 95.0°C/W 88.4°C/W 83.7°C/W #### TRANSISTOR COUNT The transistor count for ICS87321I is: 309 #### PACKAGE OUTLINE - M SUFFIX FOR 8 LEAD SOIC TABLE 8. PACKAGE DIMENSIONS | SYMBOL | Millin | neters | |---------|---------|---------| | STWIBOL | MINIMUN | MAXIMUM | | N | 8 | 8 | | А | 1.35 | 1.75 | | A1 | 0.10 | 0.25 | | В | 0.33 | 0.51 | | С | 0.19 | 0.25 | | D | 4.80 | 5.00 | | E | 3.80 | 4.00 | | е | 1.27 [ | BASIC | | Н | 5.80 | 6.20 | | h | 0.25 | 0.50 | | L | 0.40 | 1.27 | | α | 0° | 8° | Reference Document: JEDEC Publication 95, MS-012 Table 9. Ordering Information | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|----------|-------------------------|--------------------|---------------| | 87321AMI | 87321AMI | 8 lead SOIC | tube | -40°C to 85°C | | 87321AMIT | 87321AMI | 8 lead SOIC | 2500 tape & reel | -40°C to 85°C | | 87321AMILF | 87321AIL | 8 lead "Lead-Free" SOIC | tube | -40°C to 85°C | | 87321AMILFT | 87321AIL | 8 lead "Lead-Free" SOIC | 2500 tape & reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. # Innovate with IDT and accelerate your future networks. Contact: www.IDT.com #### For Sales 800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT #### For Tech Support netcom@idt.com +480-763-2056 #### **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800-345-7015 (inside USA) +408-284-8200 (outside USA)