# 64 Mbit (8 Mbyte) 3.0 V Flash Memory #### **Distinctive Characteristics** ■ CMOS 3.0 Volt Core with Versatile I/O #### **Architectural Advantages** - Single Power Supply Operation - Manufactured on 65 nm MirrorBit Process Technology - Secure Silicon Region - 128-word / 256-byte sector for permanent, secure identification through an 8-word / 16-byte random Electronic Serial Number, accessible through a command sequence - Programmed and locked at the factory or by the customer - Flexible Sector Architecture - 64 Mb (uniform sector models): One hundred twenty-eight 32kword (64-kB) sectors - 64 Mb (boot sector models): One hundred twenty-seven 32-kword (64-kB) sectors + eight 4kword (8kB) boot sectors - Automatic Error Checking and Correction (ECC) internal hardware ECC with single bit error correction - Enhanced VersatileI/O Control - All input levels (address, control, and DQ input levels) and outputs are determined by voltage on $V_{IO}$ input. $V_{IO}$ range is 1.65 to $V_{CC}$ - Compatibility with JEDEC Standards - Provides pinout and software compatibility for single-power supply flash, and superior inadvertent write protection - 100,000 Erase Cycles per Sector Minimum - 20-year Data Retention Typical #### **Performance Characteristics** - High Performance - 70 ns access time - 8-word / 16-byte page read buffer - 15 ns page read time - 128-word / 256-byte write buffer which reduces overall programming time for multiple-word updates - Low Power Consumption - 25 mA typical initial read current @ 5 MHz - 7.5 mA typical page read current @ 33 MHz - 50 mA typical erase / program current - 40 µA typical standby mode current - Package Options - 48-pin TSOP - 56-pin TSOP - 64-ball Fortified BGA (LAA064 13 mm x 11 mm x 1.4 mm) (LAE064 9 mm x 9 mm x 1.4 mm) - 48-ball fine-pitch BGA (VBK048 8.15 mm x 6.15 mm x 1.0 mm) - Temperature Range - Industrial (-40°C to +85°C) - Industrial Plus (-40°C to +105°C) - Automotive, AEC-Q100 Grade 3 (-40°C to +85°C) - Automotive, AEC-Q100 Grade 2(-40°C to +105°C) #### Software and Hardware Features - Software Features - Advanced Sector Protection: offers Persistent Sector Protection and Password Sector Protection - Program Suspend and Resume: read other sectors before programming operation is completed - Erase Suspend and Resume: read / program other sectors before an erase operation is completed - Data# polling and toggle bits provide status - CFI (Common Flash Interface) compliant: allows host system to identify and accommodate multiple flash devices - Unlock Bypass Program command reduces overall multiple-word programming time - Hardware Features - WP#/ACC input supports manufacturing programming operations (when high voltage is applied). Protects first or last sector regardless of sector protection settings on uniform sector models - Hardware reset input (RESET#) resets device - Ready/Busy# output (RY/BY#) detects program or erase cycle completion Cypress Semiconductor Corporation Document Number: 001-98286 Rev. \*E ## **General Description** The S29GL-S mid density family of devices are 3.0-volt single-power flash memory manufactured using 65 nm MirrorBit technology. The S29GL064S is a 64-Mb device organized as 4,194,304 words or 8,388,608 bytes. Depending on the model number, the devices have 16-bit wide data bus only, or a 16-bit wide data bus that can also function as an 8-bit wide data bus by using the BYTE# input. The devices can be programmed either in the host system or in standard EPROM programmers. Access times as fast as 70 ns are available. Note that each access time has a specific operating voltage range (V<sub>CC</sub>) as specified in the *Product Selector Guide* and *Ordering Information*. Package offerings include 48-pin TSOP, 56-pin TSOP, 48-ball fine-pitch BGA, and 64-ball Fortified BGA, depending on model number. Each device has separate chip enable (CE#), write enable (WE#) and output enable (OE#) controls. Each device requires only a **single 3.0-volt power supply** for both read and write functions. In addition to a V<sub>CC</sub> input, a high-voltage **accelerated program (ACC)** feature is supported through increased voltage on the WP#/ACC or ACC input. This feature is intended to facilitate system production. The device is entirely command set compatible with the **JEDEC single-power-supply flash standard**. Commands are written to the device using standard microprocessor write timing. Write cycles also internally latch addresses and data needed for the programming and erase operations. The **sector erase architecture** allows memory sectors to be erased and reprogrammed without affecting the data contents of other sectors. The device is fully erased when shipped from the factory. The **Advanced Sector Protection** features several levels of sector protection, which can disable both the program and erase operations in certain sectors. Persistent Sector Protection is a method that replaces the previous 12-volt controlled protection method. Password Sector Protection is a highly sophisticated protection method that requires a password before changes to certain sectors are permitted. Device programming and erasure are initiated through command sequences. Once a program or erase operation begins, the host system need only poll the DQ7 (Data# Polling) or DQ6 (toggle) **status bits** or monitor the **Ready/Busy# (RY/BY#)** output to determine whether the operation is complete. To facilitate programming, an **Unlock Bypass** mode reduces command sequence overhead by requiring only two write cycles to program data instead of four. **Hardware data protection** measures include a low V<sub>CC</sub> detector that automatically inhibits write operations during power transitions. The hardware sector protection feature disables both program and erase operations in any combination of sectors of memory. This can be achieved in-system or via programming equipment. The **Erase Suspend / Erase Resume** feature allows the host system to pause an erase operation in a given sector to read or program any other sector and then complete the erase operation. The **Program Suspend / Program Resume** feature enables the host system to pause a program operation in a given sector to read any other sector and then complete the program operation. The **hardware RESET# pin** terminates any operation in progress and resets the device, after which it is then ready for a new operation. The RESET# pin may be tied to the system reset circuitry. A system reset would thus also reset the device, enabling the host system to read boot-up firmware from the flash memory device. The device reduces power consumption in the **standby mode** when it detects specific voltage levels on CE# and RESET#, or when addresses are stable for a specified period of time. The **Write Protect (WP#)** feature protects the first or last sector by asserting a logic low on the WP#/ACC pin or WP# pin, depending on model number. The protected sector is still protected even during accelerated programming. The **Secure Silicon Region** provides a 128-word / 256-byte area for code or data that can be permanently protected. Once this sector is protected, no further changes within the sector can occur. Cypress MirrorBit flash technology combines years of flash memory manufacturing experience to produce the highest levels of quality, reliability and cost effectiveness. The device electrically erases all bits within a sector simultaneously via hot-hole assisted erase. The data is programmed using hot electron injection. ## **Contents** | Disti | nctive Characteristics | . 1 | |-------------------|-----------------------------------------------------------------------------|----------------| | Gene | eral Description | . 2 | | 1. | Product Selector Guide | . 4 | | 2. | Block Diagram | . 5 | | 3. | Connection Diagrams | . 6 | | 4. | Pin Descriptions | . 9 | | 5. | S29GL064S Logical Symbols | 10 | | <b>6.</b><br>6.1 | Ordering Information | | | 7. | Other Resources | | | 7.1<br>7.2<br>7.3 | Cypress Flash Memory Roadmap Links to Software Links to Application Notes | 13<br>13<br>13 | | 8. | Device Bus Operations | 14 | | 8.1 | Word / Byte Configuration | | | 8.2 | Requirements for Reading Array Data | 15 | | 8.3<br>8.4 | Writing Commands / Command Sequences Automatic ECC | 15<br>16 | | 8.5 | Standby Mode | 17 | | 8.6 | Automatic Sleep Mode | 17 | | 8.7 | RESET#: Hardware Reset Pin | 17 | | 8.8<br>8.9 | Output Disable Mode | 18 | | | Autoselect Mode | 19 | | | Advanced Sector Protection | | | | Lock Register Persistent Sector Protection | | | | Password Sector Protection | | | | Password and Password Protection Mode Lock Bit | | | | Persistent Protection Bit Lock (PPB Lock Bit) | | | | Secure Silicon Region Flash Memory | | | | Write Protect (WP#/ACC) | | | 9. | Common Flash Memory Interface (CFI) | | | 10. | Command Definitions | | | 10.1 | Reading Array Data | 31 | | | Reset Command | | | | Autoselect Command Sequence | | | | Status Register ASO Enter / Exit Secure Silicon Region Command Sequence | | | | 32 | | | | ECC Status ASO Word Program Command Sequence | | | | Unlock Bypass Command Sequence | | | | Write Buffer Programming | | | 10.10 | DAccelerated Program | | | 10.1 | 1Program Suspend / Program Resume | <b>-</b> | | 10 11 | Command Sequence2Chip Erase Command Sequence | | | | 3Sector Erase Command Sequence | | | | - 1 | | | 20. | Revision History | 108 | |--------------|------------------------------------------------------------------|--------------| | 19.5 | LAE064—64-Ball Fortified Ball Grid Array (BGA) 9 x 9 Package | mm<br>107 | | 19.4 | LAA064—64-Ball Fortified Ball Grid Array (BGA) 13 x mm Package | | | | VBK048—Ball Fine-pitch Ball Grid Array (BGA) 8.15 x 6 mm Package | 105 | | | (TSOP) | 104 | | | TS048—48-Pin Standard Thin Small Outline Package (TSOP) | 103 | | | Physical Dimensions | | | 18. | Erase And Programming Performance | | | | Asynchronous Write Operations | . 98 | | 17.1 | Read-Only Operations | . 86 | | 17. | AC Characteristics | . 86 | | 16.2 | AC Test Conditions | . 83 | | | Test Specifications | | | 15.1 | Capacitance Characteristics | . 81 | | | DC Characteristics | | | | Thermal Resistance Operating Ranges | | | 14.2 | Latchup Characteristics | . 75 | | | Electrical Specifications | | | 13. | Command State Transitions | | | 12.1 | 1Error Types and Clearing Procedures | . 59 | | | DQ1: Write-to-Buffer Abort<br>DRY/BY#: Ready/Busy# | | | 12.8 | DQ3: Sector Erase Timer | . 57 | | 12.6<br>12.7 | Reading Toggle Bits DQ6/DQ2DQ5: Exceeded Timing Limits | . 57<br>. 57 | | 12.5 | DQ2: Toggle Bit II | . 57 | | | DQ7: Data# Polling | | | 12.2 | Write Operation Status | . 53 | | 12.1 | Status Monitoring | . 52 | | | Data Retention | | | | Erase Endurance | . 51 | | 11. | Data Integrity | | | | 6Continuity Check7Command Definitions | | | 10.1 | 5Evaluate Erase Status | . 41 | | -10.14 | 4Erase Suspend / Erase Resume Commands | . 40 | ## 1. Product Selector Guide **Table 1.1** Product Selector Guide for Industrial Temperature Range (-40°C to +85°C) | Part Number | S29G | L064S | | | |----------------------------|-----------------------|-----------------------------|----|----| | Speed Option | \/ - 2.7.2.6\/ | V <sub>IO</sub> = 2.7–3.6V | 70 | | | Speed Option | $V_{CC} = 2.7 - 3.6V$ | V <sub>IO</sub> = 1.65–3.6V | | 80 | | Max. Access Time (ns) | | | 70 | 80 | | Max. CE# Access Time (ns) | | | 70 | 80 | | Max. Page Access Time (ns) | | | 15 | 25 | | Max. OE# Access Time (ns) | | | 15 | 25 | **Table 1.2** Product Selector Guide for Industrial Plus Temperature Range (-40°C to +105°C) | Part Number | S29G | S29GL064S | | | |--------------------------|-----------------------|----------------------------|----|----| | Speed Option | V - 2.7.2.6V | V <sub>IO</sub> = 2.7–3.6V | 80 | | | | $V_{CC} = 2.7 - 3.6V$ | $V_{IO} = 1.65 - 3.6V$ | | 90 | | Max. Access Time (ns) | | | 80 | 90 | | Max. CE# Access Time (no | s) | | 80 | 90 | | Max. Page Access Time (r | ns) | | 15 | 25 | | Max. OE# Access Time (n | s) | | 15 | 25 | ## 2. Block Diagram #### Notes: - 1. Available on separate pins for models 06, 07, V6, V7. - 2. Available only on X8/x16 devices. ## 3. Connection Diagrams #### **Special Package Handling Instructions** Special handling is required for flash memory products in molded packages (TSOP and BGA). The package and/or data integrity may be compromised if the package body is exposed to temperatures above 150°C for prolonged periods of time. Figure 3.1 48-Pin Standard TSOP Figure 3.2 56-Pin Standard TSOP #### Note: <sup>1.</sup> These pins are NC on the S29GL064S, however, are used by 128-Mbit –1-Gbit density GL devices as the high order address inputs. Figure 3.3 64-Ball Fortified BGA #### Notes: - 1. S29GL064S (Models 01, 02, 03, 04, V1, V2). - 2. These balls are NC on the S29GL064S, however, are used by 128- Mbit 1-Gbit density GL devices as the high order address inputs. Figure 3.4 48-Ball Fine-Pitch BGA (VBK 048) **S29GL064S** (Models 03, 04 only) Top View, Balls Facing Down # 4. Pin Descriptions | Pin | Description | |----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A21-A0 | 22 Address inputs (S29GL064S) | | DQ7-DQ0 | 8 Data inputs / outputs | | DQ14-DQ0 | 15 Data inputs / outputs | | DQ15/A-1 | DQ15 (Data input / output, word mode), A-1 (LSB Address input, byte mode) | | CE# | Chip Enable input | | OE# | Output Enable input | | WE# | Write Enable input | | WP#/ACC | Hardware Write Protect input / Programming Acceleration input | | ACC | Programming Acceleration input | | WP# | Hardware Write Protect input | | RESET# | Hardware Reset Pin input | | RY/BY# | Ready/Busy output | | BYTE# | Selects 8-bit or 16-bit mode | | vcc | 3.0 volt-only single power supply (see <i>Product Selector Guide</i> on page 4 for speed options and voltage supply tolerances) | | VIO | Output Buffer Power | | VSS | Device Ground | | NC | Pin Not Connected Internally | | RFU | Reserved for Future Use. Not currently connected internally but the pin/ball location should be left unconnected and unused by PCB routing channel for future compatibility. The pin/ball may be used by a signal in the future. | ## 5. S29GL064S Logical Symbols Figure 5.1 S29GL064S Logic Symbol (Models 01, 02, V1, V2) Figure 5.2 S29GL064S Logic Symbol (Models 03, 04) Figure 5.3 S29GL064S Logic Symbol (Models 06, 07, V6, V7) ## 6. Ordering Information Standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of the following: Manufactured using 65 nm MirrorBit Process Technology, 3.0 Volt-Only Read, Program, and Erase #### Note: 1. $V_{IO}$ is tied internally to $V_{CC}$ . #### 6.1 Valid Combinations Valid Combinations list configurations planned to be supported in volume for this device. Consult your local sales office to confirm availability of specific valid combinations and to check on newly released combinations. Table 6.1 and Table 6.2 list configurations that are standard units and Automotive Grade / AEC-Q100 qualified units. Production Part Approval Process (PPAP) support is only provided for AEC-Q100 grade products. Products to be used in end-use applications that require ISO/TS-16949 compliance must be AEC-Q100 grade products in combination with PPAP. Non–AEC-Q100 grade products are not manufactured or documented in full compliance with ISO/TS-16949 requirements. AEC-Q100 grade products are also offered without PPAP support for end-use applications that do not require ISO/TS-16949 compliance. Table 6.1 Industrial (-40°C to +85°C) | | S2 | 29GL064S Valid Combinati | | | | | | | |------------------|-----------------|---------------------------------------------|----------------|-----------------|---------------------|----------------|--|--| | Device<br>Number | Speed<br>Option | Package, Material, and<br>Temperature Range | Model Number | Packing<br>Type | Package Description | | | | | | 70 | | 03, 04, 06, 07 | | TS048 (Note 2) | | | | | | 80 | TFI, TFA | V6, V7 | | 13046 (Note 2) | TSOP | | | | | 70 | | 01, 02 | | TS056 (Note 2) | | | | | | 80 | | V1, V2 | | 13036 (Note 2) | | | | | S29GL064S | 70 | BHI, BHA | 03, 04 | 0,3<br>(Note 1) | VBK048 (Note 3) | Fine-Pitch BGA | | | | | 70 | FHI, FHA | 01, 02, 03, 04 | (11010 1) | LAA064 (Note 3) | F- 4ff - 1 DOA | | | | | 80 | 1111,11174 | V1, V2 | | LAA004 (Note 3) | | | | | | 70 | DHI, FHA | 01, 02, 03, 04 | | LAE064 (Note 3) | Fortified BGA | | | | | 80 | DΠI, FΠA | V1, V2 | | LAEU04 (NOIE 3) | | | | #### Notes: - 1. Type 0 is standard. Specify others as required. - 2. TSOP package marking omits packing type designator from ordering part number. - 3. BGA package marking omits leading S29 and packing type designator from ordering part number. Table 6.2 Industrial Plus (-40°C to +105°C) | | S | 29GL064S Valid Combination | | | | | |------------------|-----------------|------------------------------------------|---------------------|-----------------|-----------------|----------------| | Device<br>Number | Speed<br>Option | Package, Material, and Temperature Range | Package Description | | | | | | 80 | | 03, 04, 06, 07 | | TS048 (Note 2) | | | | 90 | TFV, TFB | V6, V7 | | 13046 (Note 2) | TSOP | | | 80 | | 01, 02 | | TS056 (Note 2) | 1301 | | | 90 | | V1, V2 | | 13036 (Note 2) | | | S29GL064S | 80 | BHV, BHB | 03, 04 | 0,3<br>(Note 1) | VBK048 (Note 3) | Fine-Pitch BGA | | | 80 | FHV, FHB | 01, 02, 03, 04 | | LAA064 (Note 3) | | | | 90 | 1110,1110 | V1, V2 | | LAA004 (Note 3) | Fortified BGA | | | 80 | DHV, DHB | 01, 02, 03, 04 | | LAE064 (Note 3) | Fortilled BGA | | | 90 | DITY, DITB | V1, V2 | | LALOUT (Note 3) | | #### Notes: - 1. Type 0 is standard. Specify others as required. - 2. TSOP package marking omits packing type designator from ordering part number. - 3. BGA package marking omits leading S29 and packing type designator from ordering part number. ## 7. Other Resources ## 7.1 Cypress Flash Memory Roadmap http://www.cypress.com/Flash-Roadmap ## 7.2 Links to Software http://www.cypress.com/software-and-drivers-spansion-flash-memory ## 7.3 Links to Application Notes http://www.cypress.com/cypressappnotes ## 8. Device Bus Operations This section describes the requirements and use of the device bus operations, which are initiated through the internal command register. The command register itself does not occupy any addressable memory location. The register is a latch used to store the commands, along with the address and data information needed to execute the command. The contents of the register serve as inputs to the internal state machine. The state machine outputs dictate the function of the device. Table 8.1 lists the device bus operations, the inputs and control levels they require, and the resulting output. The following subsections describe each of these operations in further detail. Table 8.1 Device Bus Operations | | | | | | | | | | | DQ8 | 3-DQ15 | |----------------------------|-------------------|-----|-----|--------------------|-------------------|----------|----------|-----------------------------|------------------|----------------------------|----------------------------| | Operation | CE# | OE# | WE# | RESET# | BYTE#<br>(Note 4) | WP# | ACC | Addresses | DQ0-<br>DQ7 | BYTE#<br>= V <sub>IH</sub> | BYTE#<br>= V <sub>IL</sub> | | Read | L | L | Н | Н | L or H | Х | Х | A <sub>IN</sub> | D <sub>OUT</sub> | D <sub>OUT</sub> | | | Autoselect (HV) | L | L | Н | н | L or H | Х | Н | A <sub>IN</sub><br>(Note 3) | D <sub>OUT</sub> | D <sub>OUT</sub> | DQ8–DQ14<br>= High-Z, | | Write<br>(Program / Erase) | L | Н | L | Н | L or H | (Note 1) | Х | A <sub>IN</sub> | (Note 2) | (Note 2) | DQ15 = A-1 | | Accelerated Program | L | Н | L | Н | L or H | (Note 1) | $V_{HH}$ | A <sub>IN</sub> | (Note 2) | (Note 2) | | | Standby | $V_{IO} \pm 0.3V$ | Х | Х | $V_{IO} \pm 0.3 V$ | L or H | Х | Н | Х | High-Z | High-Z | High-Z | | Output Disable | L | Н | Н | Н | L or H | X | Х | Х | High 7 | Lliah 7 | High 7 | | Output Disable | Н | Х | Х | п | LUIT | _ ^ | ^ | ^ | High-Z | High-Z | High-Z | | Reset | Х | Х | Х | L | L or H | Х | Х | Х | High-Z | High-Z | High-Z | #### Legend: $L = Logic Low = V_{IL}$ $H = Logic High = V_{IH}$ V<sub>HH</sub> = Voltage for ACC Program Acceleration $V_{ID}$ = Voltage for Autoselect X = Don't Care $A_{IN} = Address In$ $D_{IN} = Data In$ $D_{OUT} = Data Out$ #### Notes: - If WP# = V<sub>IL</sub>, the first or last sector remains protected (for uniform sector devices), and the two outer boot sectors are protected (for boot sector devices). If WP# = V<sub>IH</sub>, the first or last sector, or the two outer boot sectors are protected or unprotected as determined by the method described in Write Protect (WP#). All sectors are unprotected when shipped from the factory (The Secure Silicon Region may be factory protected depending on version ordered.) - 2. D<sub>IN</sub> or D<sub>OUT</sub> as required by command sequence, data polling, or sector protect algorithm (see Figure 12.1 on page 54). - 3. A9 is raised to $V_{ID}$ to enable Autoselect reads. - 4. $V_{IL} = V_{SS}$ and $V_{IH} = V_{IO}$ . ## 8.1 Word / Byte Configuration The BYTE# pin controls whether the device data I/O pins operate in the byte or word configuration. If the BYTE# pin is set at logic 1, the device is in word configuration, DQ0–DQ15 are active and controlled by CE#, WE# and OE#. If the BYTE# pin is set at logic 0, the device is in byte configuration, and only data I/O pins DQ0–DQ7 are active and controlled by CE#, WE# and OE#. The data I/O pins DQ8–DQ14 are tri-stated, and the DQ15 pin is used as an input for the LSB (A-1) address function. The BYTE# pin must be driven set to a logic 0 or 1 state prior to CE# being driven low. The BYTE# pin should not change logic state while CE# is low. ## 8.2 Requirements for Reading Array Data All memories require access time to output array data. In a read operation, data is read from one memory location at a time. Addresses are presented to the device in random order, and the propagation delay through the device causes the data on its outputs to arrive with the address on its inputs. The device defaults to reading array data after device power-up or hardware reset. To read data from the memory array, the system must first assert a valid address on Amax-A0, while driving OE# and CE# to $V_{IL}$ . WE# must remain at $V_{IH}$ . Data will appear on DQ15-DQ0 after address access time ( $t_{ACC}$ ), which is equal to the delay from stable addresses to valid output data. The OE# signal must be driven to $V_{IL}$ . Data is output on DQ15-DQ0 pins after the access time ( $t_{OE}$ ) has elapsed from the falling edge of OE#. See *Reading Array Data* on page 31 for more information. Refer to Table 17.1 on page 86 and Table 17.2 on page 87 for timing specifications and the timing diagram. Refer to Table 15.1 on page 79 and Table 15.2 on page 80 for the active current specification on reading array data. ## 8.2.1 Page Mode Read The device is capable of fast page mode read and is compatible with the page mode Mask ROM read operation. This mode provides faster read access speed for random locations within a page. The page size of the device is 8 words / 16 bytes. The appropriate page is selected by the higher address bits A(max)–A3. Address bits A2–A0 in word mode (A2–A-1 in byte mode) determine the specific word within a page. This is an asynchronous operation; the microprocessor supplies the specific word location. The random or initial page access is equal to $t_{ACC}$ or $t_{CE}$ and subsequent page read accesses (as long as the locations specified by the microprocessor falls within that page) is equivalent to $t_{PACC}$ . When CE# is deasserted and reasserted for a subsequent access, the access time is $t_{ACC}$ or $t_{CE}$ . Fast page mode accesses are obtained by keeping the *read-page addresses* constant and changing the intra-read *page* addresses. ## 8.3 Writing Commands / Command Sequences To write a command or command sequence (which includes programming data to the device and erasing sectors of memory), the system must drive WE# and CE# to $V_{IL}$ , and OE# to $V_{IH}$ . The device features an **Unlock Bypass** mode to facilitate faster programming. Once the device enters the Unlock Bypass mode, only two write cycles are required to program a word, instead of four. The on page 33 contains details on programming data to the device using both standard and Unlock Bypass command sequences. An erase operation can erase one sector, multiple sectors, or the entire device. Tables 8.2 - 8.5 indicate the address space that each sector occupies. Refer to *DC Characteristics* on page 79 for the active current specification for the write mode. The *AC Characteristics* section contains timing specification tables and timing diagrams for write operations. #### 8.3.1 Write Buffer Write Buffer Programming allows the system write to a maximum of 128 words / 256 bytes in one programming operation. This results in faster effective programming time than the standard programming algorithms. ## 8.3.2 Accelerated Program Operation The device offers program operations through the ACC function. This is one of two functions provided by the WP#/ACC or ACC pin, depending on model number. This function is primarily intended to support manufacturing programming operations at the factory. If the system asserts $V_{HH}$ on this pin, the device automatically enters the Unlock Bypass mode, protected sectors will remain protected. The system would use a two-cycle program command sequence as required by the Unlock Bypass mode. Removing $V_{HH}$ from the WP#/ACC or ACC pin, depending on model number, returns the device to normal operation. Note that the WP#/ACC or ACC pin must be raised to $V_{HH}$ prior to any accelerated operation and should return to $V_{IL}/V_{IH}$ after the completion of the accelerated operation. It should not be at $V_{HH}$ for operations other than accelerated programming, or device damage may result. WP# contains an internal pull-up; when unconnected, WP# is at $V_{IH}$ . #### 8.3.3 Autoselect Functions If the system writes the autoselect command sequence, the device enters the autoselect mode. The system can then read autoselect codes from the internal register (which is separate from the memory array) on DQ7-DQ0. Standard read cycle timings (t<sub>ACC</sub>) apply in this mode. Refer to *Autoselect Mode* on page 19 and *Autoselect Command Sequence* on page 32 for more information. #### 8.4 Automatic ECC #### 8.4.1 ECC Overview The Automatic ECC feature works transparently with normal program, erase, and read operations. As the device transfers each page of data from the Write Buffer to the memory array, internal ECC logic programs the ECC code for that page into a portion of the memory array that is not visible to the host system. The device evaluates the page data and the ECC code during each initial page access. If needed, the internal ECC logic will correct a single bit error during the initial access. Programming more than once to a particular page will disable the ECC function for that page. The ECC function for that page will remain disabled until the next time the host system erases the sector containing that page. The host system may read data stored in that page following multiple programming operations; however, ECC remains disables and the device will not detect or correct an error in that page. ### 8.4.2 Program and Erase Summary For performance and reliability reasons, the device performs reading and programming operations on full 32-byte pages in parallel. Internal device logic provides ECC on each page by adding an ECC code when the page is first programmed. ### 8.4.3 ECC Implementation Each 32-byte page in the main flash array, as well as each 32-byte OTP region, features an associated ECC code. Internal ECC logic is able to detect and correct any single bit error found in a page or the associated ECC code during a read access. The first Write Buffer program operation applied to a page programs the ECC code for that page. Subsequent programming operations that occur more than once on a particular page will disable the ECC function for that page. This allows bit or word programming; however, multiple programming operations to the same page will disable the ECC function on the page where incremental programming occurs. An erase of the sector containing the page with ECC disabled will re-enable the ECC function for that Page. The ECC function is automatic and transparent to the user. The transparency of the Automatic ECC function enhances data integrity for typical programming operations that write data once to each page. The ECC function also facilitates software compatibility to previous generations of GL Family products by allowing single word programming and bit-walking where the user programs the same page or word more than once. When a page has Automatic ECC disabled, the ECC function will not detect or correct any errors upon a data read from that page. ## 8.4.4 Word Programming A word programming operation programs a single word anywhere in the main memory array. Programming multiple words within the same 32-byte page disables the Automatic ECC function for that page. An erase of the sector containing that page will re-enable Automatic ECC following multiple word programming operation on that page. ## 8.4.5 Write Buffer Programming Each Write Buffer program operation allows the user to program a single bit up to 512 bytes. A 32-byte page is the smallest program granularity that features Automatic ECC protection. Programming to the same page more than once will disable the Automatic ECC function for that page. Cypress recommends the use of a Write Buffer programming operation to program multiple pages in an operation and to write each page only once. This keeps the Automatic ECC function enabled on each page. For the very best performance, program in full lines of 512 bytes aligned on 512-byte boundaries. ## 8.5 Standby Mode When the system is not reading or writing to the device, it can be placed in to standby mode. In this mode, current consumption is greatly reduced, and the outputs are placed in the high impedance state, independent of the OE# input. The device enters the CMOS standby mode when the CE# and RESET# pins are both held at $V_{IO} \pm 0.3V$ . (Note that this is a more restricted voltage range than $V_{IH}$ .) If CE# and RESET# are held at $V_{IH}$ , but not within $V_{IO} \pm 0.3V$ , the device is in the standby mode, but the standby current is greater. The device requires standard access time ( $t_{ACC}/t_{CE}$ ) for read access when the device is in either of these standby modes, before it is ready to read data. If the device is deselected during erasure or programming, the device draws active current until the operation is completed. Refer to the DC Characteristics on page 79, for the standby current specification. ## 8.6 Automatic Sleep Mode The automatic sleep mode reduces device interface energy consumption to the sleep level ( $I_{CC6}$ ) following the completion of a random read access time. The device automatically enables this mode when addresses remain stable for $t_{ACC}$ + 30 ns. While in sleep mode, output data is latched and always available to the system. Output of the data depends on the level of the OE# signal but, the automatic sleep mode current is independent of the OE# signal level. Standard address access timings ( $t_{ACC}$ or $t_{PACC}$ ) provide new data when addresses are changed. Refer to the *DC Characteristics* on page 79 for the automatic sleep mode current specification $I_{CC6}$ . Automatic sleep helps reduce current consumption especially when the host system clock is slowed for power reduction. During slow system clock periods, read and write cycles may extend many times their length versus when the system is operating at high speed. Even though CE# may be Low throughout these extended data transfer cycles, the memory device host interface will go to the Automatic Sleep current at $t_{ACC}$ + 30 ns. The device will remain at the Automatic Sleep current for $t_{ASSB}$ . Then the device will transition to the standby current level. This keeps the memory at the Automatic Sleep or standby power level for most of the long duration data transfer cycles, rather than consuming full read power all the time that the memory device is selected by the host system. However, the EAC operates independent of the automatic sleep mode of the host interface and will continue to draw current during an active Embedded Algorithm. Only when both the host interface and EAC are in their standby states is the standby level current achieved. #### 8.7 RESET#: Hardware Reset Pin The RESET# pin provides a hardware method of resetting the device to reading array data. When the RESET# pin is driven low for at least a period of $t_{RP}$ , the device immediately terminates any operation in progress, output pins go to High-Z, and all read / write commands are ignored for the duration of the RESET# pulse. Program / Erase operations that were interrupted should be reinitiated once the device is ready to accept another command sequence, to ensure data integrity. Current is reduced for the duration of the RESET# pulse. When RESET# is held at $V_{SS} \pm 0.3V$ long enough, the device draws CMOS standby current ( $I_{CC5}$ ). Document Number: 001-98286 Rev. \*E Page 17 of 109 The RESET# pin may be tied to the system reset circuitry. A system reset would thus also reset the flash memory, enabling the system to read the boot-up firmware from the flash memory. Refer to the AC Characteristics on page 86 for RESET# parameters and to Figure 16.4 on page 85 for the timing diagram. ## 8.8 Output Disable Mode When the OE# input is at V<sub>IH</sub>, output from the device is disabled. The output pins are placed in a high impedance state. ## 8.9 Memory Map Table 8.2 S29GL064S (Models 01, 02, V1, V2) Sector Addresses | Sector | A21-A15 | Sector<br>Size<br>(kB/<br>kwords) | 8-bit<br>Address<br>Range | 16-bit<br>Address<br>Range | Sector | A21-A15 | Sector<br>Size<br>(kB/<br>kwords) | 8-bit<br>Address<br>Range | 16-bit<br>Address<br>Range | |--------|---------|-----------------------------------|---------------------------|----------------------------|--------|---------|-----------------------------------|---------------------------|----------------------------| | SA0 | 0000000 | 64/32 | 000000h-00FFFh | 000000h-007FFFh | | | | | | | SA1 | 0000001 | 64/32 | 010000h-01FFFFh | 008000h-00FFFFh | SA118 | 1110110 | 64/32 | 760000h-76FFFh | 3B0000h-3B7FFFh | | SA2 | 0000010 | 64/32 | 020000h-02FFFFh | 010000h-017FFFh | SA119 | 1110111 | 64/32 | 770000h-77FFFFh | 3B8000h-3BFFFFh | | SA3 | 0000011 | 64/32 | 030000h-03FFFFh | 018000h-01FFFFh | SA120 | 1111000 | 64/32 | 780000h-78FFFFh | 3C0000h-3C7FFFh | | SA4 | 0000100 | 64/32 | 040000h-04FFFFh | 020000h-027FFFh | SA121 | 1111001 | 64/32 | 790000h-79FFFh | 3C8000h-3CFFFFh | | SA5 | 0000101 | 64/32 | 050000h-05FFFFh | 028000h-02FFFFh | SA122 | 1111010 | 64/32 | 7A0000h-7AFFFFh | 3D0000h-3D7FFFh | | SA6 | 0000110 | 64/32 | 060000h-06FFFFh | 030000h-037FFFh | SA123 | 1111011 | 64/32 | 7B0000h-7BFFFFh | 3D8000h-3DFFFFh | | SA7 | 0000111 | 64/32 | 070000h-07FFFh | 038000h-03FFFFh | SA124 | 1111100 | 64/32 | 7C0000h-7CFFFFh | 3E0000h-3E7FFFh | | SA8 | 0001000 | 64/32 | 080000h-08FFFFh | 040000h-047FFFh | SA125 | 1111101 | 64/32 | 7D0000h-7DFFFFh | 3E8000h-3EFFFFh | | SA9 | 0001001 | 64/32 | 090000h-09FFFh | 048000h-04FFFFh | SA126 | 1111110 | 64/32 | 7E0000h-7EFFFh | 3F0000h-3F7FFFh | | | | | | | SA127 | 1111111 | 64/32 | 7F0000h-7FFFFh | 3F8000h-3FFFFFh | Table 8.3 S29GL064S (Model 03) Top Boot Sector Addresses | Sector | A21-A12 | Sector<br>Size<br>(kB/<br>kwords) | 8-bit<br>Address<br>Range | 16-bit<br>Address<br>Range | Sector | A21-A12 | Sector<br>Size<br>(kB/<br>kwords) | 8-bit<br>Address<br>Range | 16-bit<br>Address<br>Range | |--------|------------|-----------------------------------|---------------------------|----------------------------|--------|------------|-----------------------------------|---------------------------|----------------------------| | SA0 | 0000000xxx | 64/32 | 000000h-00FFFFh | 000000h-007FFFh | | | | | | | SA1 | 0000001xxx | 64/32 | 010000h-01FFFFh | 008000h-00FFFFh | SA125 | 1111101xxx | 64/32 | 7D0000h-7DFFFFh | 3E8000h-3EFFFFh | | SA2 | 0000010xxx | 64/32 | 020000h-02FFFFh | 010000h-017FFFh | SA126 | 1111110xxx | 64/32 | 7E0000h-7EFFFFh | 3F0000h-3F7FFFh | | SA3 | 0000011xxx | 64/32 | 030000h-03FFFFh | 018000h-01FFFFh | SA127 | 1111111000 | 8/4 | 7F0000h-7F1FFFh | 3F8000h-3F8FFFh | | SA4 | 0000100xxx | 64/32 | 040000h-04FFFh | 020000h-027FFFh | SA128 | 1111111001 | 8/4 | 7F2000h-7F3FFFh | 3F9000h-3F9FFFh | | SA5 | 0000101xxx | 64/32 | 050000h-05FFFh | 028000h-02FFFFh | SA129 | 1111111010 | 8/4 | 7F4000h-7F5FFFh | 3FA000h-3FAFFFh | | SA6 | 0000110xxx | 64/32 | 060000h-06FFFFh | 030000h-037FFFh | SA130 | 1111111011 | 8/4 | 7F6000h-7F7FFFh | 3FB000h-3FBFFFh | | SA7 | 0000111xxx | 64/32 | 070000h-07FFFh | 038000h-03FFFFh | SA131 | 1111111100 | 8/4 | 7F8000h-7F9FFFh | 3FC000h-3FCFFFh | | SA8 | 0001000xxx | 64/32 | 080000h-08FFFFh | 040000h-047FFFh | SA132 | 1111111101 | 8/4 | 7FA000h-7FBFFFh | 3FD000h-3FDFFFh | | SA9 | 0001001xxx | 64/32 | 090000h-09FFFh | 048000h-04FFFFh | SA133 | 1111111110 | 8/4 | 7FC000h-7FDFFFh | 3FE000h-3FEFFFh | | | | | | | SA134 | 1111111111 | 8/4 | 7FE000h-7FFFFh | 3FF000h-3FFFFh | | Table 8.4 | S29GL064S | (Model 04) | Bottom Boot Sector Addresses | |-----------|-----------|------------|------------------------------| |-----------|-----------|------------|------------------------------| | Sector | A21-A12 | Sector<br>Size<br>(kB/<br>kwords) | 8-bit<br>Address<br>Range | 16-bit<br>Address<br>Range | Sector | A21-A12 | Sector<br>Size<br>(kB/<br>kwords) | 8-bit<br>Address<br>Range | 16-bit<br>Address<br>Range | |--------|------------|-----------------------------------|---------------------------|----------------------------|--------|-------------|-----------------------------------|---------------------------|----------------------------| | SA0 | 0000000000 | 8/4 | 000000h-001FFFh | 000000h-000FFFh | | ••• | | | | | SA1 | 000000001 | 8/4 | 002000h-003FFFh | 001000h-001FFFh | SA125 | 1110110xxx | 64/32 | 760000h-76FFFh | 3B0000h-3B7FFFh | | SA2 | 000000010 | 8/4 | 004000h-005FFFh | 002000h-002FFFh | SA126 | 1110111xxx | 64/32 | 770000h-77FFFFh | 3B8000h-3BFFFFh | | SA3 | 0000000011 | 8/4 | 006000h-007FFFh | 003000h-003FFFh | SA127 | 1111000xxx | 64/32 | 780000h-78FFFFh | 3C0000h-3C7FFFh | | SA4 | 000000100 | 8/4 | 008000h-009FFFh | 004000h-004FFFh | SA128 | 1111001xxx | 64/32 | 790000h-79FFFh | 3C8000h-3CFFFFh | | SA5 | 000000101 | 8/4 | 00A000h-00BFFFh | 005000h-005FFFh | SA129 | 1111010xxx | 64/32 | 7A0000h-7AFFFFh | 3D0000h-3D7FFFh | | SA6 | 0000000110 | 8/4 | 00C000h-00DFFFh | 006000h-006FFFh | SA130 | 1111011xxx | 64/32 | 7B0000h-7BFFFFh | 3D8000h-3DFFFFh | | SA7 | 0000000111 | 8/4 | 00E000h-00FFFFh | 007000h-007FFFh | SA131 | 1111100xxx | 64/32 | 7C0000h-7CFFFFh | 3E0000h-3E7FFh | | SA8 | 0000001xxx | 64/32 | 010000h-01FFFFh | 008000h-00FFFFh | SA132 | 1111101xxx | 64/32 | 7D0000h-7DFFFFh | 3E8000h-3EFFFFh | | SA9 | 0000010xxx | 64/32 | 020000h-02FFFFh | 010000h-017FFh | SA133 | 1111110xxx | 64/32 | 7E0000h-7EFFFh | 3F0000h-3F7FFFh | | | | | | | SA134 | 11111111xxx | 64/32 | 7F0000h-7FFFFh | 3F8000h-3FFFFh | Table 8.5 S29GL064S (Models 06, 07, V6, V7) Sector Addresses | Sector | A21-A15 | Sector<br>Size<br>(kB/<br>kwords) | 16-bit<br>Address<br>Range | Sector | A21-A15 | Sector<br>Size<br>(kB/<br>kwords) | 16-bit<br>Address<br>Range | |--------|---------|-----------------------------------|----------------------------|--------|---------|-----------------------------------|----------------------------| | SA0 | 0000000 | 64/32 | 000000-007FFF | | | | | | SA1 | 0000001 | 64/32 | 008000-00FFFF | SA118 | 1110110 | 64/32 | 3B0000-3B7FFF | | SA2 | 0000010 | 64/32 | 010000-017FFF | SA119 | 1110111 | 64/32 | 3B8000-3BFFFF | | SA3 | 0000011 | 64/32 | 018000-01FFFF | SA120 | 1111000 | 64/32 | 3C0000-3C7FFF | | SA4 | 0000100 | 64/32 | 020000-027FFF | SA121 | 1111001 | 64/32 | 3C8000-3CFFFF | | SA5 | 0000101 | 64/32 | 028000-02FFFF | SA122 | 1111010 | 64/32 | 3D0000-3D7FFF | | SA6 | 0000110 | 64/32 | 030000-037FFF | SA123 | 1111011 | 64/32 | 3D8000-3DFFFF | | SA7 | 0000111 | 64/32 | 038000-03FFFF | SA124 | 1111100 | 64/32 | 3E0000-3E7FFF | | SA8 | 0001000 | 64/32 | 040000-047FFF | SA125 | 1111101 | 64/32 | 3E8000-3EFFFF | | SA9 | 0001001 | 64/32 | 048000-04FFFF | SA126 | 1111110 | 64/32 | 3F0000-3F7FFF | | | | | | SA127 | 1111111 | 64/32 | 3F8000-3FFFFF | #### 8.10 Autoselect Mode The autoselect mode provides manufacturer and device identification, and sector protection verification, through identifier codes output on DQ7–DQ0. This mode is primarily intended for programming equipment to automatically match a device to be programmed with its corresponding programming algorithm. However, the autoselect codes can also be accessed in-system through the command register. When using programming equipment, the autoselect mode requires $V_{ID}$ on address pin A9. Address pins A6, A3, A2, A1, and A0 must be as shown in Table 8.6 on page 20. In addition, when verifying sector protection, the sector address must appear on the appropriate highest order address bits (see Table 8.2 - 8.5). Table 8.6 shows the remaining address bits that are don't care. When all necessary bits are set as required, the programming equipment may then read the corresponding identifier code on DQ7–DQ0. Note that the A9 pin must not be at $V_{ID}$ for operations other than Autoselect, or device damage may result. Autoselect using $V_{ID}$ is supported at room temperature only. It must be raised to $V_{ID}$ prior to any autoselect operations and should return to $V_{IL}/V_{IH}$ after the completion of the autoselect operation. It should not be at $V_{ID}$ for operations other than autoselect, or device damage may result. Document Number: 001-98286 Rev. \*E Page 19 of 109 To access the autoselect codes in-system, the host system can issue the autoselect command via the command register, as shown in Table 10.5 on page 43 and Table 10.7 on page 47. This method does not require V<sub>ID</sub>. Refer to the *Autoselect Command Sequence* on page 32 for more information. ID-CFI Location 02h displays sector protection status for the sector selected by the sector address (SA) used in the ID-CFI enter command. To read the protection status of more than one sector it is necessary to exit the ID ASO and enter the ID ASO using the new SA. The access time to read location 02h is always t<sub>ACC</sub> and a read of this location requires CE# to go High before the read and return Low to initiate the read (asynchronous read access). Page mode read between location 02h and other ID locations is not supported. Page mode read between ID locations other than 02h is supported. In x8 mode, address A-1 is ignored and the lower 8 bits of data will be returned for both address. Table 8.6 Autoselect Codes, (High Voltage Method) | | | | | | | | | | | | | | | | | | DQ7 to DQ0 | | | | |-----------------------------|------------------------------------------------------------------|-----|-----|-----|------------------|-----------|-----------------|----------|----|----------|----------|------------|----|----------------------------|----------------------------|-------------------------------------------------|---------------------------------------|-------------------|------------------------------------------------|-----| | | | | | | A <sub>max</sub> | A14 | | A8 | | A5 | А3 | | | DQ8 to | DQ15 | | Model Number | | | | | De | scription | CE# | OE# | WE# | to<br>A15 | to<br>A10 | A9 | to<br>A7 | A6 | to<br>A4 | to<br>A2 | <b>A</b> 1 | Α0 | BYTE#<br>= V <sub>IH</sub> | BYTE#<br>= V <sub>IL</sub> | 01, 02<br>V1, V2 | 03, 04 | 06, 07,<br>V6, V7 | | | | | acturer ID:<br>ss Products | L | L | Н | Х | Х | V <sub>ID</sub> | Х | L | Х | L | L | L | 00 | Х | 01h | 01h | 01h | | | | | Cycle 1 | | | | | | | | | | L | L | Н | 22 | Х | 7Eh | 7Eh | 7Eh | | | | 94S | Cycle 2 | | | | | | | | | | Н | Н | L | 22 | Х | 0Ch | 10h | 13h | | | | S29GL064S | Cycle 3 | L | L | Н | X | Х | V <sub>ID</sub> | X | LX | . X | LX | LX | Н | Н | Н | 22 | Х | 01h | 00h (04, bottom<br>boot)<br>01h (03, top boot) | 01h | | Sector<br>Verifica | Protection ation | L | L | Н | SA | Х | V <sub>ID</sub> | Х | L | Х | L | Н | L | Х | Х | | 01h (protected),<br>00h (unprotected) | | | | | Region<br>(DQ7),<br>protect | e Silicon<br>n Indicator Bit<br>, WP#<br>ts highest<br>es sector | L | L | н | x | × | V <sub>ID</sub> | х | L | Х | L | Н | Н | х | х | 9A (factory locked),<br>1A (not factory locked) | | | | | | Region<br>(DQ7),<br>protect | e Silicon<br>n Indicator Bit<br>, WP#<br>ts lowest<br>ss sector | L | L | Н | Х | Х | V <sub>ID</sub> | Х | L | Х | L | Н | Н | X | Х | 8A (factory locked),<br>0A (not factory locked) | | | | | #### Legend: $L = Logic Low = V_{IL}$ $H = Logic High = V_{IH}$ SA = Sector Address X = Don't care #### 8.11 Advanced Sector Protection The device features several levels of sector protection, which can disable both the program and erase operations in certain sectors. #### 8.11.1 Persistent Sector Protection A command sector protection method that replaces the old 12V controlled protection method. #### 8.11.2 Password Sector Protection A highly sophisticated protection method that requires a password before changes to certain sectors are permitted. #### 8.11.3 WP# Hardware Protection A write protect pin that can prevent program or erase operations in the outermost sectors. The WP# Hardware Protection feature is always available, independent of the software managed protection method chosen. ## 8.11.4 Selecting a Sector Protection Mode All parts default to operate in the Persistent Sector Protection mode. The user must then choose if the Persistent or Password Protection method is most desirable. There are two one-time programmable non-volatile bits that define which sector protection method is used. If the user decides to continue using the Persistent Sector Protection method, they must set the Persistent Sector Protection Mode Locking Bit. This permanently sets the part to operate only using Persistent Sector Protection. If the user decides to use the password method, they must set the Password Mode Locking Bit. This permanently sets the part to operate only using password sector protection. It is important to remember that setting either the Persistent Sector Protection Mode Locking Bit or the Password Mode Locking Bit permanently selects the protection mode. It is not possible to switch between the two methods once a locking bit is set. It is important that one mode is explicitly selected when the device is first programmed, rather than relying on the default mode alone. This is so that it is not possible for a system program or virus to later set the Password Mode Locking Bit, which would cause an unexpected shift from the default Persistent Sector Protection Mode into the Password Protection Mode. The device is shipped with all sectors unprotected. Cypress offers the option of programming and protecting sectors at the factory prior to shipping the device through the ExpressFlash™ Service. Contact your sales representative for details. It is possible to determine whether a sector is protected or unprotected. See Autoselect Command Sequence on page 32 for details. ## 8.12 Lock Register The Lock Register consists of 3 bits (DQ2, DQ1, and DQ0). These DQ2, DQ1, DQ0 bits of the Lock Register are programmable by the user. Users are not allowed to program both DQ2 and DQ1 bits of the Lock Register to the 00 state. If the user tries to program DQ2 and DQ1 bits of the Lock Register to the 00 state, the device aborts the Lock Register back to the default 11 state. Once either DQ2 and DQ1 bits of the Lock Register are programmed than no further changes are allow on DQ2 and DQ1. The programming time of the Lock Register is same as the typical word programming time (t<sub>WHWH1</sub>) without utilizing the Write Buffer of the device. During a Lock Register programming sequence execution, the DQ6 Toggle Bit I toggles until the programming of the Lock Register has completed to indicate programming status. All Lock Register bits are readable to allow users to verify Lock Register statuses. The Customer Secure Silicon Region Protection Bit is DQ0, Persistent Protection Mode Lock Bit is DQ1, and Password Protection Mode Lock Bit is DQ2 are accessible by all users. Each of these bits are non-volatile. DQ15-DQ3 are reserved and must be 1's when the user tries to program the DQ2, DQ1, and DQ0 bits of the Lock Register. The user is not required to program DQ2, DQ1 and DQ0 bits of the Lock Register at the same time. This allows users to lock the Secure Silicon Region and then set the device either permanently into Password Protection Mode or Persistent Protection Mode and then lock the Secure Silicon Region at separate instances and time frames. - Secure Silicon Region Protection allows the user to lock the Secure Silicon Region area. - Persistent Protection Mode Lock Bit allows the user to set the device permanently to operate in the Persistent Protection Mode. - Password Protection Mode Lock Bit allows the user to set the device permanently to operate in the Password Protection Mode. Table 8.7 Lock Register | Bit | DQ15-6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | |---------------|------------|----------|----------|----------|-----------------------------------------|-------------------------------------------|--------------------------------------------| | Name | Don't Care | Reserved | Reserved | Reserved | Password<br>Protection<br>Mode Lock Bit | Persistent<br>Protection<br>Mode Lock Bit | Secure Silicon<br>Region<br>Protection Bit | | Default Value | 1 | 1 | 1 | 1 | 1 | 1 | 0 | ### 8.13 Persistent Sector Protection The Persistent Sector Protection method replaces the old 12V controlled protection method while at the same time enhancing flexibility by providing three different sector protection states Document Number: 001-98286 Rev. \*E Page 21 of 109 | Dynamically Locked | The sector is protected and can be changed by a simple command. | |---------------------|-------------------------------------------------------------------| | Persistently Locked | A sector is protected and cannot be changed. | | Unlocked | The sector is unprotected and can be changed by a simple command. | To achieve these states, three types of "bits" are used: ## 8.13.1 Dynamic Protection Bit (DYB) A volatile protection bit is assigned for each sector. After power-up or hardware reset, the contents of all DYB bits are in the "unprotected state". Each DYB is individually modifiable through the DYB Set Command and DYB Clear Command. The DYB bits and Persistent Protect Bits (PPB) Lock bit are defaulted to power up in the cleared state or unprotected state - meaning the all PPB bits are changeable. The Protection State for each sector is determined by the logical OR of the PPB and the DYB related to that sector. For the sectors that have the PPB bits cleared, the DYB bits control whether or not the sector is protected or unprotected. By issuing the DYB Set and DYB Clear command sequences, the DYB bits is protected or unprotected, thus placing each sector in the protected or unprotected state. These are the so-called Dynamic Locked or Unlocked states. They are called dynamic states because it is very easy to switch back and forth between the protected and un-protected conditions. This allows software to easily protect sectors against inadvertent changes yet does not prevent the easy removal of protection when changes are needed. The DYB bits maybe set or cleared as often as needed. The PPB bits allow for a more static, and difficult to change, level of protection. The PPB bits retain their state across power cycles because they are Non-Volatile. Individual PPB bits are set with a program command but must all be cleared as a group through an erase command. The PPB Lock Bit adds an additional level of protection. Once all PPB bits are programmed to the desired settings, the PPB Lock Bit may be set to the 'freeze state'. Setting the PPB Lock Bit to the freeze state disables all program and erase commands to the Non-Volatile PPB bits. In effect, the PPB Lock Bit locks the PPB bits into their current state. The only way to clear the PPB Lock Bit to the 'unfreeze state' is to go through a power cycle, or hardware reset. The Software Reset command does not clear the PPB Lock Bit to the unfreeze state. System boot code can determine if any changes to the PPB bits are needed e.g., to allow new system code to be downloaded. If no changes are needed then the boot code can set the PPB Lock Bit to disable any further changes to the PPB bits during system operation. The WP# write protect pin adds a final level of hardware protection. When this pin is low it is not possible to change the contents of the WP# protected sectors. These sectors generally hold system boot code. So, the WP# pin can prevent any changes to the boot code that could override the choices made while setting up sector protection during system initialization. It is possible to have sectors that have been persistently locked, and sectors that are left in the dynamic state. The sectors in the dynamic state are all unprotected. If there is a need to protect some of them, a simple DYB Set command sequence is all that is necessary. The DYB Set and DYB Clear commands for the dynamic sectors switch the DYB bits to signify protected and unprotected, respectively. If there is a need to change the status of the persistently locked sectors, a few more steps are required. First, the PPB Lock Bit must be disabled to the unfreeze state by either putting the device through a power-cycle, or hardware reset. The PPB bits can then be changed to reflect the desired settings. Setting the PPB Lock Bit once again to the freeze state locks the PPB bits, and the device operates normally again. To achieve the best protection, execute the PPB Lock Bit Set command early in the boot code, and protect the boot code by holding $WP# = V_{IL}$ . ## 8.13.2 Persistent Protection Bit (PPB) A single Persistent (non-volatile) Protection Bit is assigned to each sector. If a PPB is programmed to the protected state through the PPB Program command, that sector is protected from program or erase operations and is therefor read-only. If a PPB requires erasure, all of the sector PPB bits must first be erased in parallel through the All PPB Erase command. The All PPB Erase command preprograms all PPB bits prior to PPB erasing. All PPB bits erase in parallel, unlike programming where individual PPB bits are programmable. The PPB bits are limited to the same number of cycles as a flash memory sector. Programming the PPB bit requires the typical word programming time without utilizing the Write Buffer. During a PPB bit programming and all PPB bit erasing sequence executions, the DQ6 Toggle Bit I toggles until the programming of the PPB bit or erasing of all PPB bits has completed to indicate programming and erasing status. Erasing all of the PPB bits at once requires typical sector erase time. During the erasing of all PPB bits, the DQ3 Sector Erase Timer bit outputs a 1 to indicate the erasure of all PPB bits are in progress. Reading the PPB Status bit requires the initial access time of the device. ## 8.13.3 Persistent Protection Bit Lock (PPB Lock Bit) A global volatile bit. When set to the freeze state, the PPB bits cannot be changed. When cleared to the unfreeze state, the PPB bits are changeable. There is only one PPB Lock Bit per device. The PPB Lock Bit is cleared to the unfreeze state at power-up or hardware reset. Configuring the PPB Lock Bit to the freeze state requires approximately $t_{WC}$ . Reading the PPB Lock Status bit requires the initial access time ( $t_{ACC}$ ) of the device. Table 8.8 Sector Protection Schemes | | Protection States | | | |-----------|-------------------|--------------|-----------------------------------------------------| | DYB Bit | PPB Bit | PPB Lock Bit | Sector State | | Unprotect | Unprotect | Unfreeze | Unprotected – PPB and DYB are changeable | | Unprotect | Unprotect | Freeze | Unprotected – PPB not changeable, DYB is changeable | | Unprotect | Protect | Unfreeze | Protected – PPB and DYB are changeable | | Unprotect | Protect | Freeze | Protected – PPB not changeable, DYB is changeable | | Protect | Unprotect | Unfreeze | Protected – PPB and DYB are changeable | | Protect | Unprotect | Freeze | Protected – PPB not changeable, DYB is changeable | | Protect | Protect | Unfreeze | Protected – PPB and DYB are changeable | | Protect | Protect | Freeze | Protected – PPB not changeable, DYB is changeable | Table 8.8 contains all possible combinations of the DYB bit, PPB bit, and PPB Lock Bit relating to the status of the sector. In summary, if the PPB bit is set, and the PPB Lock Bit is set, the sector is protected and the protection cannot be removed until the next power cycle or hardware reset clears the PPB Lock Bit to unfreeze state. If the PPB bit is cleared, the sector can be dynamically locked or unlocked. The DYB bit then controls whether or not the sector is protected or unprotected. If the user attempts to program or erase a protected sector, the device ignores the command and returns to read mode. A program or erase command to a protected sector enables status polling for t<sub>DP</sub> before the device returns to read mode without having modified the contents of the protected sector. The programming of the DYB bit, PPB bit, and PPB Lock Bit for a given sector can be verified by writing a DYB Status Read, and PPB Lock Status Read commands to the device. The Autoselect Sector Protection Verification outputs the OR function of the DYB bit and PPB bit per sector basis. When the OR function of the DYB bit and PPB bit is a 1, the sector is either protected by DYB or PPB or both. When the OR function of the DYB bit and PPB bit is a 0, the sector is unprotected through both the DYB and PPB. #### 8.14 Password Sector Protection The Password Sector Protection method allows an even higher level of security than the Persistent Sector Protection method. There are two main differences between the Persistent Sector Protection and the Password Sector Protection methods: - When the device is first powered on, or comes out of a reset cycle, the PPB Lock Bit is set to the locked state, or the freeze state, rather than cleared to the unlocked state, or the unfreeze state. - The only means to clear and unfreeze the PPB Lock Bit is by writing a unique 64-bit Password to the device. The Password Sector Protection method is otherwise identical to the Persistent Sector Protection method. A 64-bit password is the only additional tool utilized in this method. The password is stored in a one-time programmable (OTP) region outside of the flash memory. Once the Password Protection Mode Lock Bit is set, the password is permanently set with no means to read, program, or erase it. The password is used to clear and unfreeze the PPB Lock Bit. The Password Unlock command must be written to the flash, along with a password. The flash device internally compares the given password with the pre-programmed password. If they match, the PPB Lock Bit is cleared to the unfreezed *state*, and the PPB bits can be altered. If they do not match, the flash device does nothing. There is a built-in t<sub>PPB</sub> delay for each password check after the valid 64-bit password is entered for the PPB Lock Bit to be cleared to the unfreezed state. This delay is intended to thwart any efforts to run a program that tries all possible combinations in order to crack the password. Document Number: 001-98286 Rev. \*E Page 23 of 109 #### 8.15 Password and Password Protection Mode Lock Bit In order to select the Password Sector Protection method, the user must first program the password. Cypress recommends that the password be somehow correlated to the unique Electronic Serial Number (ESN) of the particular flash device. Each ESN is different for every flash device; therefore each password should be different for every flash device. While programming in the password region, the customer may perform Password Read operations. Once the desired password is programmed in, the customer must then set the Password Protection Mode Lock Bit. This operation achieves two objectives: - 1. It permanently sets the device to operate using the Password Protection Mode. It is not possible to reverse this function. - 2. It also disables all further commands to the password region. All program, and read operations are ignored. Both of these objectives are important, and if not carefully considered, may lead to unrecoverable errors. The user must be sure that the Password Sector Protection method is desired when programming the Password Protection Mode Lock Bit. More importantly, the user must be sure that the password is correct when the Password Protection Mode Lock Bit is programmed. Due to the fact that read operations are disabled, there is no means to read what the password is afterwards. If the password is lost after programming the Password Protection Mode Lock Bit, there is no way to clear and unfreeze the PPB Lock Bit. The Password Protection Mode Lock Bit, once programmed, prevents reading the 64-bit password on the DQ bus and further password programming. The Password Protection Mode Lock Bit is not erasable. Once Password Protection Mode Lock Bit is programmed, the Persistent Protection Mode Lock Bit is disabled from programming, guaranteeing that no changes to the protection scheme are allowed. #### 8.15.1 64-Bit Password The 64-bit password is located in its own memory space and is accessible through the use of the Password Program and Password Read commands. The password function works in conjunction with the Password Protection Mode Lock Bit, which when programmed, prevents the Password Read command from reading the contents of the password on the pins of the device. ## 8.16 Persistent Protection Bit Lock (PPB Lock Bit) A global volatile bit. The PPB Lock Bit is a volatile bit that reflects the state of the Password Protection Mode Lock Bit after power-up reset. If the Password Protection Mode Lock Bit is also programmed after programming the Password, the Password Unlock command must be issued to clear and unfreeze the PPB Lock Bit after a hardware reset (RESET# asserted) or a power-up reset. Successful execution of the Password Unlock command clears and unfreezes the PPB Lock Bit, allowing for sector PPB bits to be modified. Without issuing the Password Unlock command, while asserting RESET#, taking the device through a power-on reset, or issuing the PPB Lock Bit Set command sets the PPB Lock Bit to a the freeze state. If the Password Protection Mode Lock Bit is not programmed, the device defaults to Persistent Protection Mode. In the Persistent Protection Mode, the PPB Lock Bit is cleared to the unfreeze state after power-up or hardware reset. The PPB Lock Bit is set to the freeze state by issuing the PPB Lock Bit Set command. Once set to the freeze state the only means for clearing the PPB Lock Bit to the unfreeze state is by issuing a hardware or power-up reset. The Password Unlock command is ignored in Persistent Protection Mode. Reading the PPB Lock Bit requires the initial access time (t<sub>ACC</sub>) of the device. ## 8.17 Secure Silicon Region Flash Memory The Secure Silicon Region feature provides a flash memory region that enables permanent part identification through an Electronic Serial Number (ESN). The Secure Silicon Region is 256 bytes in length, and uses a Secure Silicon Region Indicator Bit (DQ7) in Autoselect Mode to indicate whether or not the Secure Silicon Region is locked when shipped from the factory. This bit is permanently set at the factory and cannot be changed, which prevents cloning of a factory locked part. This ensures the security of the ESN once the product is shipped to the field. The factory offers the device with the Secure Silicon Region either customer lockable (standard shipping option) or factory locked (contact a sales representative for ordering information). The customer-lockable version is shipped with the Secure Silicon Region unprotected, allowing customers to program the sector after receiving the device. The customer-lockable version also has the Secure Silicon Region Indicator Bit permanently set to a 0. The factory-locked version is always protected when shipped from the factory, and has the Secure Silicon Region Indicator Bit permanently set to a 1. Thus, the Secure Silicon Region Indicator Bit prevents customer-lockable devices from being used to replace devices that are factory locked. The Secure Silicon Region address space in this device is allocated as follows: | Secure Silicon Region<br>Address Range | Customer Lockable | ESN Factory Locked | ExpressFlash<br>Factory Locked | |----------------------------------------|------------------------|--------------------|--------------------------------| | 000000h-000007h | Determined by customer | ESN | ESN or determined by customer | | 000008h-00007Fh | ] | Unavailable | Determined by customer | The system accesses the Secure Silicon Region through a command sequence (see Table 10.5 and Table 10.7). After the system has written the Enter Secure Silicon Region command sequence, it may read the Secure Silicon Region by using the addresses normally occupied by the first sector (SA0). This mode of operation continues until the system issues the Exit Secure Silicon Region command sequence, Reset / ASO Exit command, or until power is removed from the device. On power-up, or following a hardware reset, the device reverts to sending commands to sector SA0. Document Number: 001-98286 Rev. \*E Page 25 of 109 # 8.17.1 Customer Lockable: Secure Silicon Region NOT Programmed or Protected At the Factory Unless otherwise specified, the device is shipped such that the customer may program and protect the 256-byte Secure Silicon Region. The system may program the Secure Silicon Region using the write-buffer method, in addition to the standard programming command sequence. See *Command Definitions* on page 31. *Note that the ACC function and unlock bypass modes are not available when the Secure Silicon Region is enabled.* Programming and protecting the Secure Silicon Region must be used with caution since, once protected, there is no procedure available for unprotecting the Secure Silicon Region area and none of the bits in the Secure Silicon Region memory space can be modified in any way. The Secure Silicon Region area can be protected using one of the following procedures: - Write the three-cycle Enter Secure Silicon Region command. - To verify the protect / unprotect status of the Secure Silicon Region, follow the algorithm. Once the Secure Silicon Region is programmed, locked and verified, the system must write the Exit Secure Silicon Region command sequence or Reset / ASO Exit command to return to reading and writing within the remainder of the array. # 8.17.2 Factory Locked: Secure Silicon Region Programmed and Protected At the Factory In devices with an ESN, the Secure Silicon Region is protected when the device is shipped from the factory. The Secure Silicon Region cannot be modified in any way. An ESN Factory Locked device has an 16-byte random ESN at addresses 000000h–000007h. Please contact your sales representative for details on ordering ESN Factory Locked devices. Customers may opt to have their code programmed by the factory through the ExpressFlash service (Express Flash Factory Locked). The devices are then shipped from the factory with the Secure Silicon Region permanently locked. Contact your sales representative for details on using the ExpressFlash service. ## 8.18 Write Protect (WP#/ACC) The Write Protect function provides a hardware method of protecting the first or last sector for Uniform Sector Model or it protects the first or last two sectors for the Boot Sector Model without using $V_{\text{ID}}$ . Write Protect is one of two functions provided by the WP#/ACC input. If the system asserts $V_{IL}$ on the WP#/ACC pin, the device disables program and erase functions in the first or last sector independently of whether those sectors were protected or unprotected. Note that if WP#/ACC is at $V_{IL}$ when the device is in the standby mode, the maximum input load current is increased. See the table in DC Characteristics on page 79. If the system asserts $V_{IH}$ on the WP#/ACC pin, the device reverts to whether the protected sectors previously set to be protected or unprotected using the method described in Section 8.11 -8.16. Note that WP#/ACC contains an internal pull-up; when unconnected, WP#/ACC is at $V_{IH}$ . #### 8.19 Hardware Data Protection The command sequence requirement of unlock cycles for programming or erasing provides data protection against inadvertent writes (refer to Table 10.5 on page 43 and Table 10.7 on page 47 for command definitions). In addition, the following hardware data protection measures prevent accidental erasure or programming, which might otherwise be caused by spurious system level signals during $V_{CC}$ power-up and power-down transitions, or from system noise. ## 8.19.1 Low V<sub>CC</sub> Write Inhibit When $V_{CC}$ is less than $V_{LKO}$ , the device does not accept any write cycles. This protects data during $V_{CC}$ power-up and power-down. The command register and all internal program / erase circuits are disabled, and the device resets to the read mode. Subsequent writes are ignored until $V_{CC}$ is greater than $V_{LKO}$ . The system must provide the proper signals to the control pins to prevent unintentional writes when $V_{CC}$ is greater than $V_{LKO}$ . ## 8.19.2 Write Pulse Glitch Protection Noise pulses of less than 5 ns (typical) on OE#, CE# or WE# do not initiate a write cycle. ## 8.19.3 Logical Inhibit Write cycles are inhibited by holding any one of $OE\# = V_{IL}$ , $CE\# = V_{IH}$ or $WE\# = V_{IH}$ . To initiate a write cycle, CE# and WE# must be a logical zero while OE# is a logical one. ## 8.19.4 Power-Up Write Inhibit If WE# = CE# = $V_{IL}$ and OE# = $V_{IH}$ during power up, the device does not accept commands on the rising edge of WE#. The internal state machine is automatically reset to the read mode on power-up. ## 9. Common Flash Memory Interface (CFI) The Common Flash Interface (CFI) specification outlines device and host system software interrogation handshake, which allows specific vendor-specified software algorithms to be used for entire families of devices. Software support can then be device-independent, JEDEC ID-independent, and forward- and backward-compatible for the specified flash device families. Flash vendors can standardize their existing interfaces for long-term compatibility. This device enters the CFI Query mode when the system writes the CFI Query command, 98h, to address 55h, any time the device is ready to read array data. The system can read CFI information at the addresses given in Table 9.1 on page 28 – Table 9.4 on page 30. To terminate reading CFI data, the system must write the reset command (0xF0) or 0xFF. The system can also write the CFI query command when the device is in the autoselect mode. The device enters the CFI query mode, and the system can read CFI data at the addresses given in Table 9.1 on page 28 - Table 9.4 on page 30. The system must write the reset command to return the device to reading array data. For further information, please refer to the CFI Specification and CFI Publication 100. Alternatively, contact your sales representative for copies of these documents. Table 9.1 CFI Query Identification String | Addresses (x16) | Addresses (x8) | Data | Description | |-----------------|----------------|-------|--------------------------------------------------------------| | 10h | 20h | 0051h | Query Unique ASCII string "QRY" | | 11h | 22h | 0052h | | | 12h | 24h | 0059h | | | 13h | 26h | 0002h | Primary OEM Command Set | | 14h | 28h | 0000h | | | 15h | 2Ah | 0040h | Address for Primary Extended Table | | 16h | 2Ch | 0000h | | | 17h | 2Eh | 0000h | Alternate OEM Command Set (00h = none exists) | | 18h | 30h | 0000h | | | 19h | 32h | 0000h | Address for Alternate OEM Extended Table (00h = none exists) | | 1Ah | 34h | 0000h | | Table 9.2 System Interface String | Addresses (x16) | Addresses (x8) | Data | Description | |-----------------|----------------|-------|-------------------------------------------------------------------------------------| | 1Bh | 36h | 0027h | V <sub>CC</sub> Min. (write / erase)<br>D7–D4: volt, D3–D0: 100 millivolt | | 1Ch | 38h | 0036h | V <sub>CC</sub> Max. (write / erase)<br>D7–D4: volt, D3–D0: 100 millivolt | | 1Dh | 3Ah | 0000h | V <sub>PP</sub> Min. voltage (00h = no V <sub>PP</sub> pin present) | | 1Eh | 3Ch | 0000h | V <sub>PP</sub> Max. voltage (00h = no V <sub>PP</sub> pin present) | | 1Fh | 3Eh | 0008h | Typical timeout per single write 2 <sup>N</sup> µs | | 20h | 40h | 0008h | Typical timeout for Min. size buffer write $2^N \mu s$ (00h = not supported) | | 21h | 42h | 0009h | Typical timeout per individual block erase 2 <sup>N</sup> ms | | 22h | 44h | 0010h | Typical timeout for full chip erase 2 <sup>N</sup> ms (00h = not supported) | | 23h | 46h | 0003h | Max. timeout for byte / word program 2 <sup>N</sup> times typical. | | 24h | 48h | 0003h | Max. timeout for buffer write 2 <sup>N</sup> times typical | | 25h | 4Ah | 0001h | Max. timeout per individual block erase 2 <sup>N</sup> times typical | | 26h | 4Ch | 0000h | Max. timeout for full chip erase 2 <sup>N</sup> times typical (00h = not supported) | #### Note CFI data related to $V_{CC}$ and time-outs may differ from actual $V_{CC}$ and time-outs of the product. Please consult the Ordering Information tables to obtain the $V_{CC}$ range for particular part numbers. Please consult the Erase and Programming Performance table for typical timeout specifications. Table 9.3 Device Geometry Definition | Addresses (x16) | Addresses (x8) | Data | Description | |-----------------|----------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27h | 4Eh | 0017h | Device Size = 2 <sup>N</sup> byte | | 28h | 50h | 000xh | Flash Device Interface description (refer to CFI publication 100) 0001h = x16-only bus devices 0002h = x8/x16 bus devices | | 29h | 52h | 0000h | | | 2Ah | 54h | 0008h | Max. number of byte in multi-byte write = $2^N$ (00h = not supported) | | 2Bh | 56h | 0000h | | | 2Ch | 58h | 00xxh | Number of Erase Block Regions within device 01h = uniform device 02h = boot device | | 2Dh | 5Ah | 00xxh | Erase Block Region 1 Information | | 2Eh | 5Ch | 0000h | (refer to the CFI specification or CFI publication 100) | | 2Fh | 5Eh | 00x0h | 007Fh, 0000h, 0000h, 0001h = 64 Mb (01, 02, 06, 07, V1, V2, V6, V7) | | 30h | 60h | 000xh | 0007h, 0000h, 0020h, 0000h = 64 Mb (03, 04) | | 31h | 60h | 00xxh | Erase Block Region 2 Information (refer to CFI publication 100) 0000h, 0000h, 0000h, 0000h = 64 Mb (01, 02, 06, 07, V1, V2, V6, V7) 007Eh, 0000h, 0000h, 0001h = 64 Mb (03, 04) | | 32h | 64h | 0000h | | | 33h | 66h | 0000h | | | 34h | 68h | 000xh | | | 35h | 6Ah | 0000h | Erase Block Region 3 Information (refer to CFI publication 100) | | 36h | 6Ch | 0000h | | | 37h | 6Eh | 0000h | | | 38h | 70h | 0000h | | | 39h | 72h | 0000h | Erase Block Region 4 Information (refer to CFI publication 100) | | 3Ah | 74h | 0000h | | | 3Bh | 76h | 0000h | | | 3Ch | 78h | 0000h | | | 3Dh | 7Ah | FFFFh | Reserved | | 3Eh | 7Ch | FFFFh | | | 3Fh | 7Eh | FFFFh | | Table 9.4 Primary Vendor-Specific Extended Query | Addresses (x16) | Addresses (x8) | Data | Description | |-------------------|-------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 40h<br>41h<br>42h | 80h<br>82h<br>84h | 0050h<br>0052h<br>0049h | Query-unique ASCII string "PRI" | | 43h | 86h | 0031h | Major version number, ASCII | | 44h | 88h | 0033h | Minor version number, ASCII | | | | | Address Sensitive Unlock (Bits 1-0) | | 45h | 8Ah | 0020h | 0 = Required<br>1 = Not Required<br>Process Technology (Bits 5-2) 1000b = 65 nm MirrorBit | | | | | Reserved (Bits 7-6) | | 46h | 8Ch | 0002h | Erase Suspend 0 = Not Supported 1 = To Read Only 2 = To Read and Write | | 47h | 8Eh | 0001h | Sector Protect 0 = Not Supported X = Number of sectors in smallest sector | | 48h | 90h | 0000h | Sector Temporary Unprotect 00 = Not Supported 01 = Supported | | 49h | 92h | 0008h | Sector Protect / Unprotect scheme 0008h = Advanced sector Protection | | 4Ah | 94h | 0000h | Simultaneous Operation 00 = Not Supported X = Number of Sectors in Bank | | 4Bh | 96h | 0000h | Burst Mode Type 00 = Not Supported 01 = Supported | | 4Ch | 98h | 0002h | Page Mode Type 02 = 8 Word Page | | 4Dh | 9Ah | 00B5h | ACC (Acceleration) Supply Minimum 00h = Not Supported D7-D4: Volt D3-D0: 100 mV | | 4Eh | 9Ch | 00C5h | ACC (Acceleration) Supply Maximum 00h = Not Supported D7-D4: Volt D3-D0: 100 mV | | 4Fh | 9Eh | 00xxh | Top / Bottom Boot Sector Flag 02h = Bottom Boot Device 03h = Top Boot Device 04h = Uniform sectors bottom WP# protect 05h = Uniform sectors top WP# protect | | 50h | A0h | 0001h | Program Suspend 00h = Not Supported 01h = Supported | ## 10. Command Definitions Writing specific address and data commands or sequences into the command register initiates device operations. Table 10.5 on page 43 and Table 10.7 on page 47 define the valid register command sequences. Writing incorrect address and data values or writing them in the improper sequence may place the device in an unknown state. A reset command is then required to return the device to reading array data. All addresses are latched on the falling edge of WE# or CE#, whichever happens later. All data is latched on the rising edge of WE# or CE#, whichever happens first. Refer to AC Characteristics on page 86 for timing diagrams. ## 10.1 Reading Array Data The device is automatically set to reading array data after device power-up. No commands are required to retrieve data. The device is ready to read array data after completing an Embedded Program or Embedded Erase algorithm. After the device accepts an Erase Suspend command, the device enters the erase-suspend-read mode, after which the system can read data from any non-erase-suspended sector. After completing a programming operation in the Erase Suspend mode, the system may once again read array data with the same exception. See *Erase Suspend / Erase Resume Commands* on page 40 for more information. The system *must* issue the reset command to return the device to the read (or erase-suspend-read) mode if DQ5 goes high during an active program or erase operation, or if the device is in the autoselect mode. See *Reset Command* below for more information. See also *Requirements for Reading Array Data* on page 15 for more information. The Read-Only Operations–*AC Characteristics* on page 86 provide the read parameters, and Figure 17.1 on page 89 shows the timing diagram. #### 10.2 Reset Command Writing the reset command resets the device to the read or erase-suspend-read mode. Address bits are don't cares for this command. The reset command may be written between the sequence cycles in an erase command sequence before erasing begins. This resets the device to the read mode. Once erasure begins, however, the device ignores reset commands until the operation is complete. The reset command may be written between the sequence cycles in a program command sequence before programming begins. This resets the device to the read mode. If the program command sequence is written while the device is in the Erase Suspend mode, writing the reset command returns the device to the erase-suspend-read mode. Once programming begins, however, the device ignores reset commands until the operation is complete. The reset command may be written between the sequence cycles in an autoselect command sequence. Once in the autoselect mode, the reset command must be written to return to the read mode. If the device entered the autoselect mode while in the Erase Suspend mode, writing the reset command returns the device to the erase-suspend-read mode. If DQ5 goes high during a program or erase operation, writing the reset command returns the device to the read mode (or erasesuspend-read mode if the device was in Erase Suspend). Note that if DQ1 goes high during a Write Buffer Programming operation, the system must write the Write-to-Buffer-Abort Reset command sequence to reset the device for the next operation. ## 10.3 Autoselect Command Sequence The autoselect command sequence allows the host system to read several identifier codes at specific addresses: | Identifier Code | A7:A0<br>(x16) | A6:A-1<br>(x8) | |---------------------------------------|----------------|----------------| | Manufacturer ID | 00h | 00h | | Device ID, Cycle 1 | 01h | 02h | | Device ID, Cycle 2 | 0Eh | 1Ch | | Device ID, Cycle 3 | 0Fh | 1Eh | | Secure Silicon Region Factory Protect | 03h | 06h | | Sector Protect Verify | (SA)02h | (SA)04h | #### Note: The device ID is read over three cycles. SA = Sector Address. The autoselect command sequence is initiated by first writing on unlock cycle (two cycles). This is followed by a third write cycle that contains the autoselect command. The device then enters the autoselect mode. The system may read at any address any number of times without initiating another autoselect command sequence: The system must write the reset command to return to the read mode (or erase-suspend-read mode if the device was previously in Erase Suspend). ## 10.4 Status Register ASO The Status Register ASO contains a single word of registered volatile status for Embedded Algorithms. When the Status Register Read command is issued, the current status is captured by the register and the ASO is entered. The Status Register content appears at all word locations in the device address space. However, it is recommended to read the status only at word location 0 for future compatibility. The first read access in the Status Register ASO or a Software Reset / ASO Exit write command exits the ASO and returns to the address space map in use when the Status Register read command was issued. It is not recommended to perform any other command after the Status Register Read command is given and before the Status Register ASO is exited. ## 10.5 Enter / Exit Secure Silicon Region Command Sequence The Secure Silicon Region provides a secured data area containing an 8-word / 16-byte random Electronic Serial Number (ESN). The system can access the Secure Silicon Region by issuing the three-cycle Enter Secure Silicon Region command sequence. The device continues to access the Secure Silicon Region until the system issues the four-cycle Exit Secure Silicon Region command sequence or Reset / ASO Exit command which returns the device to normal operation. Table 10.5 on page 43 and Table 10.7 on page 47 show the address and data requirements for both command sequences. See also Secure Silicon Region Flash Memory on page 25 for further information. Note that the ACC function and unlock bypass modes are not available when the Secure Silicon Region is enabled. #### 10.6 ECC Status ASO The system can access the ECC status ASO by issuing the ECC status entry command sequence during Read Mode. The ECC Status ASO provides the status of the ECC function, enabled or disabled, or if the ECC function corrected a single-bit error when reading the selected page. Section 8.4, *Automatic ECC* on page 16 describes the ECC function in greater detail. The ECC Status ASO allows the following activities: - Read ECC Status for the selected page. - ASO exit. #### 10.6.1 ECC Status The contents of the ECC Status ASO indicate, for the selected page, whether the ECC logic has corrected an error in the eight bit ECC code, in the 32-byte page of data, or that ECC is disabled for that page. The address specified in the ECC Status Read Command, provided in Table 10.5, Command Definitions (x16 Mode, BYTE# = $V_{IH}$ ) on page 43 and Table 10.7, Command Definitions (x8 Mode, BYTE# = $V_{IL}$ ) on page 47, selects the desired ECC page. Table 10.1 ECC Status Word - Upper Byte | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |-------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | RFU | Value | Х | Х | Х | Х | Х | Х | Х | Х | Table 10.2 ECC Status Word - Lower Byte | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----|-----|-----|-----|-------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|-----| | Name | RFU | RFU | RFU | RFU | ECC Enabled on 16-Word<br>Page | Single Bit Error Corrected in ECC Bits | Singe Bit Error Corrected in Data Bits | RFU | | Value | X | X | х | X | 0 = ECC Enabled<br>1 = ECC Disabled | 0 = No Error Corrected<br>1 = Single Bit Error<br>Corrected | 0 = No Error Corrected<br>1 = Single Bit Error<br>Corrected | х | ## 10.7 Word Program Command Sequence Programming is a four-bus-cycle operation. The program command sequence is initiated by writing two unlock write cycles, followed by the program set-up command. The program address and data are written next, which in turn initiate the Embedded Program algorithm. The system is not required to provide further controls or timings. The device automatically provides internally generated program pulses and verifies the programmed cell margin. Table 10.5 on page 43 and Table 10.7 on page 47 show the address and data requirements for the word program command sequence, respectively. When the Embedded Program algorithm is complete, the device then returns to the read mode and addresses are no longer latched. The system can determine the status of the program operation by using DQ7 or DQ6. Refer to *Write Operation Status* on page 53 for information on these status bits. Any commands written to the device during the Embedded Program Algorithm are ignored. *Note that the Secure Silicon Region, autoselect, and CFI functions are unavailable when a program operation is in progress. Note that a hardware reset immediately terminates the program operation.* The program command sequence should be reinitiated once the device returns to the read mode, to ensure data integrity. Programming is allowed in any sequence of address locations and across sector boundaries. Programming to the same word address multiple times without intervening erases (incremental bit programming) requires a modified programming method. For such application requirements, please contact your local Cypress representative. Word programming is supported for backward compatibility with existing flash driver software and for occasional writing of individual words. Use of write buffer programming (see below) is strongly recommended for general programming use when more than a few words are to be programmed. Any bit in a word cannot be programmed from 0 back to a 1. Attempting to do so may cause DQ7 and DQ6 status bits to indicate the operation was successful. However, a succeeding read shows that the data is still 0. Only erase operations can convert a 0 to a 1. ## 10.8 Unlock Bypass Command Sequence This device features an Unlock Bypass mode to facilitate shorter programming and erase commands. Once the device enters the Unlock Bypass mode, only two write cycles are required to program or erase data, instead of the normal four or six cycles, respectively. The unlock bypass command sequence is initiated by first writing two unlock cycles. This is followed by a third write cycle containing the unlock bypass command, 20h. The device then enters the unlock bypass mode. This mode dispenses with the initial two unlock cycles required in the standard program sequence and four unlock cycles in the standard erase command sequence, resulting in faster total programming and erase times. Table 10.5 on page 43 and Table 10.7 on page 47 show the requirements for the unlock bypass command sequences. Document Number: 001-98286 Rev. \*E Page 33 of 109 During the unlock bypass mode, only the Read, Program, Write Buffer Programming, Write-to-Buffer-Abort Reset, Unlock Bypass Sector Erase, Unlock Bypass Chip Erase and Unlock Bypass Reset commands are valid. To exit the unlock bypass mode, the system must issue the two-cycle unlock bypass reset command sequence. The first cycle address is 'don't care' and the data 90h. The second cycle need only contain the data 00h. The sector then returns to the read mode. ## 10.9 Write Buffer Programming Write Buffer Programming allows the system write to a maximum of 128 words / 256 bytes in one programming operation. This results in faster effective programming time than the standard programming algorithms. The Write Buffer Programming command sequence is initiated by first writing two unlock cycles. This is followed by a third write cycle containing the Write Buffer Load command written at the Sector Address in which programming occurs. The fourth cycle writes the sector address and the number of word locations, minus one, to be programmed. For example, if the system programs six unique address locations, then 05h should be written to the device. This tells the device how many write buffer addresses are loaded with data and therefore when to expect the Program Buffer to Flash command. The number of locations to program cannot exceed the size of the write buffer or the operation aborts. The fifth cycle writes the first address location and data to be programmed. The write-buffer-page is selected by address bits A<sub>MAX</sub>—A<sub>7</sub>. All subsequent address / data pairs must fall within the selected-write-buffer-page. The system then writes the remaining address / data pairs into the write buffer. Write buffer locations may be loaded in any order. The write-buffer-page address must be the same for all address / data pairs loaded into the write buffer. (This means Write Buffer Programming cannot be performed across multiple write-buffer pages.) This also means that Write Buffer Programming cannot be performed across multiple sectors. If the system attempts to load programming data outside of the selected write-buffer page, the operation aborts. Note that if a Write Buffer address location is loaded multiple times, the address / data pair counter is decremented for every data load operation. The host system must therefore account for loading a write-buffer location more than once. The counter decrements for each data load operation, not for each unique write-buffer-address location. Note also that if an address location is loaded more than once into the buffer, the final data loaded for that address is programmed. Once the specified number of write buffer locations are loaded, the system must then write the Program Buffer to Flash command at the sector address. Any other address and data combination aborts the Write Buffer Programming operation. The device then begins programming. Data polling should be used while monitoring the last address location loaded into the write buffer. DQ7, DQ6, DQ5, and DQ1 should be monitored to determine the device status during Write Buffer Programming. The write-buffer programming operation can be suspended using the standard program suspend / resume commands. Upon successful completion of the Write Buffer Programming operation, the device is ready to execute the next command. The Write Buffer Programming Sequence can be aborted in the following ways: - Load a value that is greater than the page buffer size during the Number of Locations to Program step. - Write to an address in a sector different than the one specified during the Write-Buffer-Load command. - Write an Address / Data pair to a different write-buffer-page than the one selected by the Starting Address during the write buffer data loading stage of the operation. - Write data other than the Confirm Command after the specified number of data load cycles. The abort condition is indicated by DQ1 = 1, DQ7 = DATA# (for the last address location loaded), DQ6 = toggle, and DQ5 = 0. A Write-to-Buffer-Abort Reset command sequence must be written to reset the device for the next operation. Note that the Secure Silicon Region, autoselect, and CFI functions are unavailable when a program operation is in progress. This flash device is capable of handling multiple write buffer programming operations on the same write buffer address range without intervening erases. For applications requiring incremental bit programming, a modified programming method is required; please contact your local Cypress representative. **Any bit in a write buffer address range cannot be programmed from 0 back to a 1.** Attempting to do so may cause the device to set DQ5 = 1, of cause the DQ7 and DQ6 status bits to indicate the operation was successful. However, a succeeding read shows that the data is still 0. Only erase operations can convert a 0 to a 1. ## 10.10 Accelerated Program The device supports program operations when the system asserts $V_{HH}$ on the WP#/ACC or ACC pin. When WP#/ACC or ACC pin is lowered back to $V_{IH}$ or $V_{IL}$ the device exits the Accelerated Programming mode and returns to normal operation. The WP#/ACC is Document Number: 001-98286 Rev. \*E Page 34 of 109 V<sub>HH</sub> tolerant but is not designed to accelerate the program functions. If the system asserts V<sub>HH</sub> on this input, the device automatically enters the Unlock Bypass mode. The system can then use the Write Buffer Load command sequence provided by the Unlock Bypass mode. Note that if a Write-to-Buffer-Abort Reset is required while in Unlock Bypass mode, the full 3-cycle RESET command sequence must be used to reset the device. Note that the WP#/ACC pin must not be at V<sub>HH</sub> for operations other than accelerated programming, or device damage may result. WP# contains an internal pull-up; when unconnected, WP# is at V<sub>IH</sub>. Accelerated programming is supported at room temperature only. Figure 10.1 on page 36 illustrates the algorithm for the program operation. Refer to Table 17.5, *Erase / Program Operations* on page 94 for parameters, and Figure 17.12 on page 95 for timing diagrams. - Sectors must be unlocked prior to raising WP#/ACC to V<sub>HH</sub>. - It is recommended that WP#/ACC apply V<sub>HH</sub> after power-up sequence is completed. In addition, it is recommended that WP#/ACC apply from V<sub>HH</sub> to V<sub>IH</sub>/V<sub>IL</sub> before powering down V<sub>CC</sub>/V<sub>IO</sub>. Figure 10.1 Write Buffer Programming Operation #### Notes: - When Sector Address is specified, any address in the selected sector is acceptable. However, when loading Write-Buffer address locations with data, all addresses must fall within the selected Write-Buffer Page. - 2. DQ7 may change simultaneously with DQ5. Therefore, DQ7 should be verified. - 3. If this flowchart location was reached because DQ5=1, then the device Failed. If this flowchart location was reached because DQ1=1, then the Write to Buffer operation was Aborted. In either case, the proper reset command must be written before the device can begin another operation. If DQ1=1, write the Write-Buffer-Programming-Abort-Reset command. if DQ5=1, write the Reset command. - 4. See Table 10.5 on page 43 and Table 10.7 on page 47 for command sequences required for write buffer programming. Figure 10.2 Program Operation See Table 10.5 on page 43 and Table 10.7 on page 47 for program command sequence. # 10.11 Program Suspend / Program Resume Command Sequence The Program Suspend command allows the system to interrupt a programming operation or a Write to Buffer programming operation so that data can be read from any non-suspended sector. When the Program Suspend command is written during a programming process, the device halts the program operation within t<sub>PSL</sub> (program suspend latency) and updates the status bits. Addresses are not required when writing the Program Suspend command. There are two commands available for program suspend. The legacy combined Erase / Program suspend command (B0h command code) and the separate Program Suspend command (51h command code). There are also two commands for Program resume. The legacy combined Erase / Program resume command (30h command code) and the separate Program Resume command (50h command code). It is recommended to use the separate program suspend and resume commands for programming and use the legacy combined command only for erase suspend and resume. After the programming operation is suspended, the system can read array data from any non-suspended sector. The Program Suspend command may also be issued during a programming operation while an erase is suspended. In this case, data may be read from any addresses not in Erase Suspend or Program Suspend. If a read is needed from the Secure Silicon Region area (One-time Program area), then user must use the proper command sequences to enter and exit this region. *Note that the Secure Silicon Region, autoselect, and CFI functions are unavailable when a program operation is in progress.* The system may also write the autoselect command sequence when the device is in the Program Suspend mode. The system can read as many autoselect codes as required. When the device exits the autoselect mode, the device reverts to the Program Suspend mode, and is ready for another valid operation. See *Autoselect Command Sequence* on page 32 for more information. After the Program Resume command is written, the device reverts to programming. The system can determine the status of the program operation using the DQ7 or DQ6 status bits, just as in the standard program operation. See *Write Operation Status* on page 53 for more information. The system must write the Program Resume command (address bits are don't care) to exit the Program Suspend mode and continue the programming operation. Further writes of the Resume command are ignored. Another Program Suspend command can be written after the device resumes programming. Program operations can be interrupted as often as necessary but in order for a program operation to progress to completion there must be some periods of time between resume and the next suspend command greater than or equal to t<sub>PRS</sub> as listed in Table 18.1 and Table 18.2. Figure 10.3 Program Suspend / Program Resume ## 10.12 Chip Erase Command Sequence Chip erase is a six bus cycle operation. The chip erase command sequence is initiated by writing two unlock cycles, followed by a set-up command. Two additional unlock write cycles are then followed by the chip erase command, which in turn invokes the Embedded Erase algorithm. The device does **not** require the system to pre-program prior to erase. The Embedded Erase algorithm automatically preprograms and verifies the entire memory for an all zero data pattern prior to electrical erase. The system is not required to provide any controls or timings during these operations. Table 10.5 on page 43 and Table 10.7 on page 47 show the address and data requirements for the chip erase command sequence. When the Embedded Erase algorithm is complete, the device returns to the read mode and addresses are no longer latched. The system can determine the status of the erase operation by using DQ7, DQ6, or DQ2. Refer to *Write Operation Status* on page 53 for information on these status bits. The Unlock Bypass feature allows the host system to send program commands to the flash device without first writing unlock cycles within the command sequence. See Section 10.8 for details on the Unlock Bypass function. Any commands written during the chip erase operation are ignored. However, note that a hardware reset immediately terminates the erase operation. If this occurs, the chip erase command sequence should be reinitiated once the device returns to reading array data, to ensure data integrity. Figure 10.4 on page 40 illustrates the algorithm for the erase operation. Refer to Table 17.2 on page 90 for parameters, and Figure 17.13 on page 95 for timing diagrams. ## 10.13 Sector Erase Command Sequence Sector erase is a six bus cycle operation. The sector erase command sequence is initiated by writing two unlock cycles, followed by a set-up command. Two additional unlock cycles are written, and are then followed by the address of the sector to be erased, and the sector erase command. Table 10.5 on page 43 and Table 10.7 on page 47 shows the address and data requirements for the sector erase command sequence. The device does **not** require the system to pre-program prior to erase. The Embedded Erase algorithm automatically programs and verifies the entire memory for an all zero data pattern prior to electrical erase. The system is not required to provide any controls or timings during these operations. After the command sequence is written, a sector erase time-out of t<sub>SEA</sub> occurs. During the time-out period, additional sector addresses and sector erase commands may be written. Invalid commands will be ignored during the time-out period. Loading the sector erase buffer may be done in any sequence, and the number of sectors may be from one sector to all sectors. The time between these additional cycles must be less than 50 µs, otherwise erasure may begin. Any sector erase address and command following the exceeded time-out may or may not be accepted. It is recommended that processor interrupts be disabled during this time to ensure all commands are accepted. The interrupts can be re-enabled after the last Sector Erase command is written. **Note that the Secure Silicon Region, autoselect, and CFI functions are unavailable when an erase operation is in progress.** The system must rewrite the command sequence and any additional addresses and commands. The system can monitor DQ3 to determine if the sector erase timer has timed out (See *DQ3: Sector Erase Timer* on page 57.). The time-out begins from the rising edge of the final WE# pulse in the command sequence. If the sector is found to have not completed its last erase successfully, the sector is unconditionally erased. If the last erase was successful, the sector is read to determine if the sector is still erased (blank). The erase operation is started immediately after finding any programmed zero. If the sector is already blank (no programmed zero bit found) the remainder of the erase operation is skipped. This can dramatically reduce erase time when sectors being erased do not need the erase operation. When enabled the blank check feature is used within the parameter erase, sector erase, and bulk erase commands. When blank check is disabled an erase command unconditionally starts the erase operation. When the Embedded Erase algorithm is complete, the device returns to reading array data and addresses are no longer latched. The system can determine the status of the erase operation by reading DQ7, DQ6, or DQ2 in the erasing sector. Refer to *Write Operation Status* on page 53 for information on these status bits. Once the sector erase operation begins, only the Erase Suspend command is valid. All other commands are ignored. However, note that a hardware reset immediately terminates the erase operation. If that occurs, the sector erase command sequence should be reinitiated once the device returns to reading array data, to ensure data integrity. Figure 10.4 on page 40 illustrates the algorithm for the erase operation. Refer to Table 17.2 on page 90 for parameters, and Figure 17.13 on page 95 for timing diagrams. Write Erase Command Sequence (Notes 1, 2) Data Poll to Erasing Bank from System Embedded Erase algorithm in progress Erasure Completed Figure 10.4 Erase Operation ### Notes: - See Table 10.5 and Table 10.7 for program command sequence. - 2. See DQ3: Sector Erase Timer on page 57 for information on the sector erase timer. # 10.14 Erase Suspend / Erase Resume Commands The Erase Suspend command, B0h, allows the system to interrupt a sector erase operation and then read data from, or program data to, any sector not selected for erasure. This command is valid only during the sector erase operation, including the t<sub>ESL</sub> time-out period during the sector erase command sequence. The Erase Suspend command is ignored if written during the chip erase operation or Embedded Program algorithm. When the Erase Suspend command is written during the sector erase operation, the device requires $t_{ESL}$ (erase suspend latency) to suspend the erase operation. However, when the Erase Suspend command is written during the sector erase time-out, the device immediately terminates the time-out period and suspends the erase operation. After the erase operation is suspended, the device enters the erase-suspend-read mode. The system can read data from or program data to any sector not selected for erasure. (The device *erase suspends* all sectors selected for erasure.) Reading at any address within erase-suspended sectors produces status information on DQ7–DQ0. The system can use DQ7, or DQ6 and DQ2 together, to determine if a sector is actively erasing or is erase-suspended. Refer to *Write Operation Status* on page 53 for information on these status bits. After an erase-suspended program operation is complete, the device returns to the erase-suspend-read mode. The system can determine the status of the program operation using the DQ7 or DQ6 status bits, just as in the standard word program operation. Refer to *Write Operation Status* on page 53 for more information. In the erase-suspend-read mode, the system can also issue the autoselect command sequence. Refer to the *Autoselect Mode* on page 19 and *Autoselect Command Sequence* on page 32 sections for details. To resume the sector erase operation, the system must write the Erase Resume command. Further writes of the Resume command are ignored. Another Erase Suspend command can be written after the chip resumes erasing. During an erase operation, this flash device performs multiple internal operations which are invisible to the system. When an erase operation is suspended, any of the internal operations that were not fully completed must be restarted. As such, if this flash device is continually issued suspend / resume commands in rapid succession, erase progress is impeded as a function of the number of suspends. The result is a longer cumulative erase time than without suspends. Note that the additional suspends do not affect device reliability or future performance. In most systems rapid erase / suspend activity occurs only briefly. In such cases, erase performance is not significantly impacted. Erase operations can be interrupted as often as necessary but in order for an erase operation to progress to completion there must be some periods of time between resume and the next suspend command greater than or equal to t<sub>ERS</sub> as listed in Table 18.1 and Table 18.2. ## 10.15 Evaluate Erase Status The Evaluate Erase Status (EES) command verifies that the last erase operation on the addressed sector was completed successfully. The EES command can be used to detect erase operations failed due to loss of power, reset, or failure during the erase operation. To initiate a EES on a Sector, write 35h to the sector address (SA), while the EAC is in the standby state The ESS command may not be written while the device is actively programming or erasing or suspended. The EES command does not allow for reads to the array during the operation. Reads to the array while this command is executing will return unknown data. Use the Status Register read to confirm if the device is still busy and when complete if the sector is erased or not. Bit 7 of the Status Register will show if the device is performing a ESS (similar to an erase operation). Bit 5 of the Status Register will be cleared to 0 if the sector is erased and set to 1 if not erased. As soon as any bit is found to not be erased, the device will halt the operation and report the results. Once the ESS is completed, the EAC will return to the Standby State. The EES command requires $t_{EES}$ (refer to Table 18.1 on page 101) to complete and update the erase status in SR. The DRB bit (SR[7]) may be read to determine when the EES command is finished. If a sector is found not erased with SR[5]=1, the sector must be erased again to ensure reliable storage of data in the sector. # 10.16 Continuity Check The Continuity Check provides a basic test of connectivity from package connectors to each die pad. This feature is an extension of the legacy unlock cycle sequence used at the beginning of several commands. The unlock sequence is two writes with alternating ones and zeros pattern on the lower portion of the address and data lines with the pattern inverted between the first and second write. To perform a continuity check these patterns are extended to cover all address and data lines: | | Address Bus | Data Bus | |----------|-------------|----------| | x16 Mode | AMAX - A0 | D15-D0 | | x8 Mode | AMAX - A-1 | D7-D0 | A logic comparison circuit looks for the alternating one and zero pattern that is inverted between the two write cycles. When the correct patterns are detected, the status register bit zero is set to 1. The status register clear command will clear the status register bit zero to a 0. Document Number: 001-98286 Rev. \*E Page 41 of 109 Table 10.3 x16 Data Bus | | <b>A</b> | S29GL064S | | | |------------------------------------|----------------|----------------------|------|-------------------------------------------------------------------------------------| | Phase | Access<br>Type | Address<br>A21 to A0 | Data | Comment | | | Write | 555 | XX71 | Clear die status | | Set-Up | Write | 555 | XX70 | Write Status Register Read command to die | | | Read | XXX | RD | Read status from die to confirm status bit zero = 0 | | Continuity Dattern | Write | 2AAA55 | FF00 | First continuity cycle | | Continuity Pattern | Write | 1555AA | 00FF | Second continuity cycle | | Varify continuity | Write | 555 | XX70 | Write Status Register Read command to die | | Verify continuity pattern detected | Read | XXX | RD | Read status from die to confirm status bit zero = 1 for continuity pattern detected | Table 10.4 X8 Data Bus | | | S29GL064S | | | |------------------------------------|----------------|-----------------------|------|-------------------------------------------------------------------------------------| | Phase | Access<br>Type | Address<br>A21 to A-1 | Data | Comment | | | Write | AAA | 71 | Clear die status | | Set-Up | Write | AAA | 70 | Write Status Register Read command to die | | | Read | XXX | RD | Read status from die to confirm status bit zero = 0 | | Continuity Dottorn | Write | 5554AB | FF | First continuity cycle | | Continuity Pattern | Write | 2AAB54 | 00 | Second continuity cycle | | Varify continuity | Write | AAA | 70 | Write Status Register Read command to die | | Verify continuity pattern detected | Read | XXX | RD | Read status from die to confirm status bit zero = 1 for continuity pattern detected | The alternating one and zero pattern checks for adjacent wire shorts. The inversion of the pattern between cycles checks for stuckat faults. The status output being cleared and set checks for stuck-at faults on the status output. Checking for different status results from each die checks for working die selection logic. # 10.17 Command Definitions **Table 10.5** Command Definitions (x16 Mode, BYTE# = $V_{IH}$ ) (Sheet 1 of 2) | | w | | | | | | Bus | Cycles | (Notes | 2–5) | | | | | | |-----------------------------------------------------------------------|--------|-------------|------|------|------|------|------|-------------|--------|------|------|------|------|------|------| | Command Sequence | Cycles | Fi | rst | Sec | ond | Th | ird | Fou | ırth | Fit | fth | Siz | ĸth | Sev | enth | | (Note 1) | Ö. | Addr | Data | Read (Note 5) | 1 | RA | RD | | | | | | | | | | | | | | Reset (Note 6) | 1 | XXX | F0 | | | | | | | | | | | | | | Status Register Read | 2 | 555 | 70 | XXX | RD | | | | | | | | | | | | Status Register Clear | 1 | 555 | 71 | | | | | | | | | | | | | | Manufacturer ID | 4 | 555 | AA | 2AA | 55 | 555 | 90 | X00 | 0001 | | | | | | | | Device ID (Note 8) | 6 | 555 | AA | 2AA | 55 | 555 | 90 | X01 | 227E | X0E | (18) | X0F | (18) | | | | Device ID | 4 | 555 | AA | 2AA | 55 | 555 | 90 | X01 | (17) | | | | | | | | ਤੂੰ Secure Silicon Region Factory Protect | 4 | 555 | AA | 2AA | 55 | 555 | 90 | X03 | (9) | | | | | | | | Secure Silicon Region Factory Protect Sector Protect Verify (Note 10) | 4 | 555 | AA | 2AA | 55 | 555 | 90 | (SA)<br>X02 | 00/01 | | | | | | | | Reset / ASO Exit (Note 6) | 1 | XXX | F0 | | | | | | | | | | | | | | Program | 4 | 555 | AA | 2AA | 55 | 555 | A0 | PA | PD | | | | | | | | Write to Buffer (Note 11) | 3 | 555 | AA | 2AA | 55 | SA | 25 | SA | WC | PA | PD | WBL | PD | | | | Program Buffer to Flash | 1 | SA | 29 | | | | | | | | | | | | | | Write to Buffer Abort Reset (Note 12) | 3 | 555 | AA | 2AA | 55 | 555 | F0 | | | | | | | | | | Enter | 3 | 555 | AA | 2AA | 55 | 555 | 20 | | | | | | | | | | Program (Note 13) | 2 | XXX | A0 | PA | PD | | | | | | | | | | | | Program (Note 13) Write to Buffer (Note 13) | 4 | SA | 25 | SA | WC | PA | PD | WBL | PD | | | | | | | | Sector Erase Chip Erase | 2 | XXX | 80 | SA | 30 | | | | | | | | | | | | Chip Erase | 2 | XXX | 80 | XXX | 10 | | | | | | | | | | | | Reset (Note 14) | 2 | XXX | 90 | XXX | 00 | | | | | | | | | | | | Chip Erase | 6 | 555 | AA | 2AA | 55 | 555 | 80 | 555 | AA | 2AA | 55 | 555 | 10 | | | | Sector Erase | 6 | 555 | AA | 2AA | 55 | 555 | 80 | 555 | AA | 2AA | 55 | SA | 30 | | | | Erase Suspend / Program Suspend<br>Legacy Method (Note 15) | 1 | XXX | В0 | | | | | | | | | | | | | | Erase Suspend Enhanced Method | | | | | | | | | | | | | | | | | Erase Resume / Program Resume Legacy<br>Method (Note 16) | 1 | xxx | 30 | | | | | | | | | | | | | | Erase Resume Enhanced Method | | | | | | | | | | | | | | | | | Program Suspend Enhanced Method | 1 | XXX | 51 | | | | | | | | | | | | | | Program Resume Enhanced Method | 1 | XXX | 50 | | | | | | | | | | | | | | Evaluate Erase Status | 1 | (SA)<br>555 | 35 | | | | | | | | | | | | | | SSR Entry Pond (Note 5) | 3 | 555 | AA | 2AA | 55 | 555 | 88 | | | | | | | | | | Read (Note 5) | 1 | RA | RD | | | | | | | | | | | | | | Read (Note 5) Word Program | 4 | 555 | AA | 2AA | 55 | 555 | A0 | PA | PD | | | | | | | | Write to Buffer (Note 11) Program Buffer to Flash (confirm) | 6 | 555 | AA | 2AA | 55 | SA | 25 | SA | WC | WBL | PD | WBL | PD | | | | | 1 | SA | 29 | | | | | | | | | | | | | | Write-to-Buffer-Abort Reset (Note 12) | 3 | 555 | AA | 2AA | 55 | 555 | F0 | | | | | | | | | | SSR Exit | 4 | 555 | AA | 2AA | 55 | 555 | 90 | XX | 0 | | | | | | | | Reset / ASO Exit (Note 6) | 1 | XXX | F0 | | | | | | | | | | | | | | CFI Query (Note 17) | 1 | 55 | 98 | | | | | | | | | | | | | Table 10.5 Command Definitions (x16 Mode, BYTE# = V<sub>IH</sub>) (Sheet 2 of 2) | | | s | | | | | | Bus | Cycles | (Notes | 2–5) | | | | | | |-----|-------------------------------|--------|------|------|------|------|------|-------|--------------------|--------|--------------------|------|-------|------|------|------| | | Command Sequence | Cycles | Fii | rst | Sec | ond | Th | Third | | Fourth | | fth | Sixth | | Sev | enth | | | (Note 1) | S | Addr | Data | С | FI Exit | 1 | XXX | F0 | | | | | | | | | | | | | | С | FI Exit (Alternate) | 1 | XXX | FF | | | | | | | | | | | | | | С | ontinuity Check | 7 | 555 | XX71 | 555 | XX70 | xxx | RD | 2AAA<br>55<br>(19) | FF00 | 1555<br>AA<br>(20) | 00FF | 555 | XX70 | xxx | RD | | õ | ECC ASO Entry ECC Status Read | 3 | 555 | AA | 2AA | 55 | 555 | 75 | | | | | | | | | | | | 1 | RA | RD | | | | | | | | | | | | | | ECC | ECC ASO Exit | 2 | XXX | F0 | | | | | | | | | | | | | X = Don't care. RA = Read Address of memory location to be read. RD = Read Data read from location RA during read operation. PA = Program Address. Addresses latch on falling edge of WE# or CE# pulse, whichever happens later. PD = Program Data for location PA. Data latches on rising edge of WE# or CE# pulse, whichever happens first. $SA = Sector Address of sector to be verified (in autoselect mode) or erased. Address bits <math>A_{MAX}$ —A15 uniquely select any sector for uniform mode device and $A_{MAX}$ —A12 for boot mode device. WBL = Write Buffer Location. Address must be within same write buffer page as PA. WC = Word Count. Number of write buffer locations to load minus 1. - 1. See Table 8.1 on page 14 for description of bus operations. - 2. All values are in hexadecimal. - 3. Shaded cells indicate read cycles. All others are write cycles. - 4. During unlock and command cycles, when lower address bits are 555 or 2AA as shown in table, address bits above A11 and data bits above DQ7 are don't care. - 5. No unlock or command cycles required when device is in read mode. - 6. Reset command is required to return to read mode (or to erase-suspend-read mode if previously in Erase Suspend) when device is in autoselect mode, or if DQ5 goes high while device is providing status information. - 7. Fourth cycle of the autoselect command sequence is a read cycle. Data bits DQ15–DQ8 are don't care. Except for RD, PD and WC. See Autoselect Command Sequence on page 32 for more information. - 8. Device ID must be read in three cycles. - 9. Refer to Table 8.6 on page 20 for data indicating Secure Silicon Region factory protect status. - 10. Data is 00h for an unprotected sector and 01h for a protected sector. - 11. Total number of cycles in command sequence is determined by number of words written to write buffer. Maximum number of cycles in command sequence is 37, including Program Buffer to Flash command. - 12. Command sequence resets device for next command after aborted write-to-buffer operation. - 13. Unlock Bypass command is required prior to Unlock Bypass Program command. - 14. Unlock Bypass Reset command is required to return to read mode when device is in unlock bypass mode. - 15. System may read and program in non-erasing sectors, or enter autoselect mode, when in Erase Suspend mode. Erase Suspend command is valid only during a sector erase operation. - 16. Erase Resume command is valid only during Erase Suspend mode. - 17. Command is valid when device is ready to read array data or when device is in autoselect mode. - 18. Refer to Table 8.6 on page 20, for individual Device IDs per device density and model number. - 19. The Address for the fourth cycle depends on the number of address lines supported by the device. See Table 10.3 on page 42. - 20. The Address for the fifth cycle depends on the number of address lines supported by the device. See Table 10.3 on page 42. **Table 10.6** Sector Protection Commands (x16) | | | w | | | | | | Bus Cy | /cles (N | lotes 2-4 | 4) | | | | | | |-----------------------------------------------------------|---------------------------------|--------|------|-------|------|------|------|--------|----------|-----------|------|------|------|------|------|------| | C | ommand Sequence | Cycles | Fi | irst | Sec | cond | Th | ird | Fo | urth | F | ifth | s | ixth | Sev | enth | | | (Notes) | Q | Addr | Data | | Command Set Entry<br>(Note 5) | 3 | 555 | AA | 2AA | 55 | 555 | 40 | | | | | | | | | | Bits | Program (Note 6) | 2 | XX | A0 | XXX | Data | | | | | | | | | | | | Lock | Read (Note 6) | 1 | 00 | Data | | | | | | | | | | | | | | Lock<br>Register Bits | Command Set Exit<br>(Note 7) | 2 | XX | 90 | XX | 00 | | | | | | | | | | | | | Reset / ASO Exit (Note 6) | 1 | XXX | F0 | | | | | | | | | | | | | | | Command Set Entry<br>(Note 5) | 3 | 555 | AA | 2AA | 55 | 555 | 60 | | | | | | | | | | 7. 6 | Program (Note 8) | 2 | XX | A0 | PWAx | PWDx | | | | | | | | | | | | word | Read (Note 9) | 4 | 00 | PWD0 | 01 | PWD1 | 02 | PWD2 | 03 | PWD3 | | | | | | | | Password<br>Protection | Unlock (Note 10) | 7 | 00 | 25 | 00 | 03 | 00 | PWD0 | 01 | PWD1 | 02 | PWD2 | 03 | PWD3 | 00 | 29 | | | Command Set Exit<br>(Note 7) | 2 | XX | 90 | XX | 00 | | | | | | | | | | | | | Reset / ASO Exit (Note 6) | 1 | XXX | F0 | | | | | | | | | | | | | | | Command Set Entry<br>(Note 5) | 3 | 555 | AA | 2AA | 55 | 555 | C0 | | | | | | | | | | ctor<br>B) | PPB Program (Note 11) | 2 | XX | A0 | SA | 00 | | | | | | | | | | | | Non-Volatile Sector<br>Protection (PPB) | All PPB Erase<br>(Notes 11, 12) | 2 | XX | 80 | 00 | 30 | | | | | | | | | | | | -Vol | PPB Status Read | 1 | SA | RD(0) | | | | | | | | | | | | | | Non | Command Set Exit<br>(Note 7) | 2 | XX | 90 | XX | 00 | | | | | | | | | | | | | Reset / ASO Exit (Note 6) | 1 | XXX | F0 | | | | | | | | | | | | | | on<br>ck) | Command Set Entry<br>(Note 5) | 3 | 555 | AA | 2AA | 55 | 555 | 50 | | | | | | | | | | platile<br>tection<br>B Lo | PPB Lock Bit Set | 2 | XX | A0 | XX | 00 | | | | | | | | | | | | Proj | PPB Lock Bit Status Read | 1 | XXX | RD(0) | | | | | | | | | | | | | | Global Volatile<br>Sector Protection<br>Freeze (PPB Lock) | Command Set Exit<br>(Note 7) | 2 | XX | 90 | XX | 00 | | | | | | | | | | | | | Reset / ASO Exit (Note 6) | 1 | XXX | F0 | | | | | | | | | | | | | | | Command Set Entry<br>(Note 5) | 3 | 555 | AA | 2AA | 55 | 555 | E0 | | | | | | | | | | tor<br>YB) | DYB Set | 2 | XX | A0 | SA | 00 | | | | | | | | | | | | Sec<br>on (E | DYB Clear | 2 | XX | A0 | SA | 01 | | | | | | | | | | | | latile | DYB Status Read | 1 | SA | RD(0) | | | | | | | | | | | | | | Volatile Sector<br>Protection (DYB) | Command Set Exit (Note 7) | 2 | XX | 90 | XX | 00 | | | | | | | | | | | | | Reset / ASO Exit (Note 6) | 1 | XXX | F0 | | | | | | | | | | | | | X = Don't care. RA = Address of the memory location to be read. SA = Sector Address. Any address that falls within a specified sector. See Tables 8.2 – 8.5 for sector address ranges. PWAx = PPB Password address for word0 = 00h, word1 = 01h, word2 = 02h, and word3 = 03h (Sector Address = Word Line = 0). PWDx = Password data word0, word1, word2, and word3. RD(0) = DQ0 protection indicator bit. If protected, DQ0 = 0. If unprotected, DQ0 = 1. Gray vs. White Box = Read vs. Write Operation. - 1. All values are in hexadecimal. - 2. Shaded cells indicate read cycles. All others are write cycles. - 3. Address and data bits not specified in table, legend, or notes are don't cares (each hex digit implies 4 bits of data). - 4. Writing incorrect address and data values or writing them in the improper sequence may place the device in an unknown state. The system must write the reset command to return the device to reading array data. - 5. Entry commands are required to enter a specific mode to enable instructions only available within that mode. - 6. No unlock or command cycles required when bank is reading array data. - 7. Exit command must be issued to reset the device into read mode; device may otherwise be placed in an unknown state. - 8. Entire two bus-cycle sequence must be entered for each portion of the password. - 9. Full address range is required for reading password. - 10. Password may be unlocked or read in any order. Unlocking requires the full password (all seven cycles). - 11. ACC must be at $V_{IH}$ when setting PPB or DYB. - 12. "All PPB Erase" command pre-programs all PPBs before erasure to prevent over-erasure. **Table 10.7** Command Definitions (x8 Mode, BYTE# = $V_{IL}$ ) (Sheet 1 of 2) | | | s | | | | | | Bus | Cycles | (Notes 2 | <del>-5</del> ) | | | | | | |------------------|--------------------------------------------------------|--------|-------------|------|-------------|------|------|------|-------------|----------|-----------------|------|------|------|------|------| | | Command Sequence | Cycles | Fi | rst | Sec | ond | Th | ird | Fou | ırth | Fit | fth | Si | xth | Sev | enth | | | (Note 1) | ં | Addr | Data | Re | ad (Note 6) | 1 | RA | RD | | | | | | | | | | | | | | Re | set (Note 7) | 1 | XXX | F0 | | | | | | | | | | | | | | Sta | atus Register Read | 2 | AAA | 70 | XXX<br>(18) | RD | | | | | | | | | | | | Sta | atus Register Clear | 1 | AAA | 71 | | | | | | | | | | | | | | | Manufacturer ID | 4 | AAA | AA | 555 | 55 | AAA | 90 | X00 | 01 | | | | | | | | 8 | Device ID (Note 9) | 6 | AAA | AA | 555 | 55 | AAA | 90 | X02 | 7E | X1C | (17) | X1E | (17) | | | | ote 8 | Device ID | 4 | AAA | AA | 555 | 55 | AAA | 90 | X02 | (16) | | | | | | | | Autoselect (Note | Secure Silicon Region Factory<br>Protect | 4 | AAA | AA | 555 | 55 | AAA | 90 | X06 | (10) | | | | | | | | Autos | Sector Protect Verify<br>(Note 11) | 4 | AAA | AA | 555 | 55 | AAA | 90 | (SA)<br>X04 | 00/01 | | | | | | | | | Reset / ASO Exit (Note 7) | 1 | XXX | F0 | | | | | | | | | | | | | | Pro | ogram | 4 | AAA | AA | 555 | 55 | AAA | A0 | PA | PD | | | | | | | | Wı | ite to Buffer (Note 12) | 3 | AAA | AA | 555 | 55 | SA | 25 | SA | ВС | PA | PD | WBL | PD | | | | Pro | ogram Buffer to Flash | 1 | SA | 29 | | | | | | | | | | | | | | ıW | ite to Buffer Abort Reset (Note 13) | 3 | AAA | AA | 555 | 55 | AAA | F0 | | | | | | | | | | Ch | ip Erase | 6 | AAA | AA | 555 | 55 | AAA | 80 | AAA | AA | 555 | 55 | AAA | 10 | | | | Se | ctor Erase | 6 | AAA | AA | 555 | 55 | AAA | 80 | AAA | AA | 555 | 55 | SA | 30 | | | | | Enter | 3 | AAA | AA | 555 | 55 | AAA | 20 | | | | | | | | | | SS | Program | 2 | XXX | A0 | PA | PD | | | | | | | | | | | | Bypass | Write to Buffer | 4 | SA | 25 | SA | ВС | PA | PD | WBL | PD | | | | | | | | Š | Sector Erase | 2 | XXX | 80 | SA | 30 | | | | | | | | | | | | Unlock | Chip Erase | 2 | XXX | 80 | XXX | 10 | | | | | | | | | | | | | Reset | 2 | XXX | 90 | XXX | 00 | | | | | | | | | | | | | ase Suspend / Program Suspend<br>gacy Method (Note 15) | 1 | xxx | В0 | | | | | | | | | | | | | | Era | ase Suspend Enhanced Method | | | | | | | | | | | | | | | | | | ase Resume / Program Resume<br>gacy Method (Note 16) | 1 | xxx | 30 | | | | | | | | | | | | | | | ase Resume Enhanced Method | | | | | | | | | | | | | | | | | | ogram Suspend Enhanced Method | 1 | XXX | 51 | | | | | | | | | | | | | | Pro | ogram Resume Enhanced Method | 1 | XXX | 50 | | | | | | | | | | | | | | Ev | aluate Erase Status | 1 | (SA)<br>AAA | 35 | | | | | | | | | | | | | | ASO | SSR Entry | 3 | AAA | AA | 555 | 55 | AAA | 88 | | | | | | | | | | R) A | Read (Note 5) | 1 | RA | RD | | | | | | | | | | | | | | (SSR) | Word Program | 4 | AAA | AA | 555 | 55 | AAA | A0 | PA | PD | | | | | | | | Region ( | Write to Buffer (Note 12) | 6 | AAA | AA | 555 | 55 | SA | 25 | SA | ВС | PA | PD | WBL | PD | | | | Rec | Program Buffer to Flash (confirm) | 1 | SA | 29 | | | | | | | | | | | | | | Silicon | Write-to-Buffer-Abort Reset (Note 13) | 3 | AAA | AA | 555 | 55 | AAA | F0 | | | | | | | | | | Secure | SSR Exit | 4 | AAA | AA | 555 | 55 | AAA | 90 | XXX | 00 | | | | | | | | Se | Reset / ASO Exit (Note 7) | 1 | XXX | F0 | | | | | | | | | | | | | | CF | I Query (Note 16) | 1 | AA | 98 | | | | | | | | | | | | | **Table 10.7** Command Definitions (x8 Mode, BYTE# = V<sub>IL</sub>) (Sheet 2 of 2) | | | s | | | | | | Bus | Cycles | (Notes 2 | <b>-5</b> ) | | | | | | |---|---------------------|--------|------|------|------|------|------|------|----------------|----------|----------------|------|------|------|------|------| | | Command Sequence | Cycles | Fi | rst | Sec | ond | Th | ird | Fou | ırth | Fif | th | Siz | ĸth | Sev | enth | | | (Note 1) | S | Addr | Data | С | FI Exit | 1 | XXX | F0 | | | | | | | | | | | | | | С | FI Exit (Alternate) | 1 | XXX | FF | | | | | | | | | | | | | | С | ontinuity Check | 7 | AAA | 71 | AAA | 70 | XXX | RD | 5554A<br>B(19) | FF | 2AAB<br>54(20) | 00 | AAA | 70 | XXX | RD | | Ő | ECC ASO Entry | 3 | AAA | AA | 555 | 55 | AAA | 75 | | | | | | | | | | C | LOC Status Nead | 1 | RA | RD | | | | | | | | | | | | | | Ĕ | ECC ASO Exit | 2 | XXX | F0 | | | | | | | | | | | | | X = Don't care. RA = Read Address of memory location to be read. RD = Read Data read from location RA during read operation. PA = Program Address. Addresses latch on falling edge of WE# or CE# pulse, whichever happens later. PD = Program Data for location PA. Data latches on rising edge of WE# or CE# pulse, whichever happens first. $SA = Sector Address of sector to be verified (in autoselect mode) or erased. Address bits <math>A_{MAX}$ —A15 uniquely select any sector for uniform mode device and $A_{MAX}$ —A12 for boot mode device. WBL = Write Buffer Location. Address must be within same write buffer page as PA. BC = Byte Count. Number of write buffer locations to load minus 1. - 1. See Table 8.1 on page 14 for description of bus operations. - 2. All values are in hexadecimal. - 3. Shaded cells indicate read cycles. All others are write cycles. - 4. During unlock and command cycles, when lower address bits are 555 or AAA as shown in table, address bits above A11 are don't care. - 5. Unless otherwise noted, address bits A21-A11 are don't cares. - 6. No unlock or command cycles required when device is in read mode. - 7. Reset command is required to return to read mode (or to erase-suspend-read mode if previously in Erase Suspend) when device is in autoselect mode, or if DQ5 goes high while device is providing status information. - 8. Fourth cycle of autoselect command sequence is a read cycle. Data bits DQ15–DQ8 are don't care. See Autoselect Command Sequence on page 32 for more information. - 9. For S29GL064S Device ID must be read in three cycles. - 10. Refer to Table 8.6 on page 20, for data indicating Secure Silicon Region factory protect status. - 11. Data is 00h for an unprotected sector and 01h for a protected sector. - 12. Total number of cycles in command sequence is determined by number of bytes written to write buffer. Maximum number of cycles in command sequence is 69, including Program Buffer to Flash command. - 13. Command sequence resets device for next command after aborted write-to-buffer operation. - 14. System may read and program in non-erasing sectors, or enter autoselect mode, when in Erase Suspend mode. Erase Suspend command is valid only during a sector erase operation. - 15. Erase Resume command is valid only during Erase Suspend mode. - 16. Command is valid when device is ready to read array data or when device is in autoselect mode. - 17. Refer to Table 8.6 on page 20, for individual Device IDs per device density and model number. - 18. For x8 mode, status register bits 0-7 are accessed when Address Bit A-1 is 0 and bits 8-15 are accessed when Address Bit A-1 is 1. - 19. The Address for the fourth cycle depends on the number of address lines supported by the device. See Table 10.4 on page 42 - 20. The Address for the fifth cycle depends on the number of address lines supported by the device. See Table 10.4 on page 42 Table 10.8 Sector Protection Commands (x8) | | | s | | | | | | Bus C | ycles ( | Notes 2- | -5) | | | | | | |-----------------------------------------------------------|---------------------------------|--------|------|-------|------|-------|------|-------|---------|----------|------|------|------|------|------|------| | , ا | Command Sequence | Cycles | 1s | t/8th | 2n | d/9th | 3rd | /10th | 4th | /11th | 5 | ōth | 6 | ith | 7 | 7th | | \ | (Notes) | Ö | Addr | Data | | Command Set Entry<br>(Note 5) | 3 | AAA | AA | 555 | 55 | AAA | 40 | | | | | | | | | | s ster | Program (Note 6) | 2 | XXX | A0 | XXX | Data | | | | | | | | | | | | Lock<br>Register<br>Bits | Read (Note 6) | 1 | 00 | Data | | | | | | | | | | | | | | | Command Set Exit (Note 7) | 2 | XXX | 90 | XXX | 00 | | | | | | | | | | | | | Reset / ASO Exit (Note 7) | 1 | XXX | F0 | | | | | | | | | | | | | | | Command Set Entry<br>(Note 5) | 3 | AAA | AA | 555 | 55 | AAA | 60 | | | | | | | | | | | Program (Note 8) | 2 | XXX | A0 | PWAx | PWDx | | | | | | | | | | | | ъ <u>с</u> | Read (Note 9) | 8 | 00 | PWD0 | 01 | PWD1 | 02 | PWD2 | 03 | PWD3 | 04 | PWD4 | 05 | PWD5 | 06 | PWD6 | | swol | Read (Note 9) | 0 | 07 | PWD7 | | | | | | | | | | | | | | Password<br>Protection | Halada (Nata 40) | 44 | 00 | 25 | 00 | 03 | 00 | PWD0 | 01 | PWD1 | 02 | PWD2 | 03 | PWD3 | 04 | PWD4 | | | Unlock (Note 10) | 11 | 05 | PWD5 | 06 | PWD6 | 07 | PWD7 | 00 | 29 | | | | | | | | | Command Set Exit (Note 7) | 2 | XX | 90 | XX | 00 | | | | | | | | | | | | | Reset / ASO Exit (Note 7) | 1 | XXX | F0 | | | | | | | | | | | | | | | Command Set Entry<br>(Note 5) | 3 | AAA | AA | 555 | 55 | AAA | C0 | | | | | | | | | | etion | PPB Program (Note 11) | 2 | XXX | A0 | SA | 00 | | | | | | | | | | | | Non-Volatile<br>Sector Protection<br>(PPB) | All PPB Erase<br>(Notes 11, 12) | 2 | xxx | 80 | 00 | 30 | | | | | | | | | | | | Nor<br>ector | PPB Status Read | 1 | SA | RD(0) | | | | | | | | | | | | | | Š | Command Set Exit (Note 7) | 2 | XXX | 90 | XXX | 00 | | | | | | | | | | | | | Reset / ASO Exit (Note 7) | 1 | XXX | F0 | | | | | | | | | | | | | | Global Volatile<br>Sector Protection<br>Freeze (PPB Lock) | Command Set Entry<br>(Note 5) | 3 | AAA | AA | 555 | 55 | AAA | 50 | | | | | | | | | | olati<br>oteci | PPB Lock Bit Set | 2 | XXX | A0 | XXX | 00 | | | | | | | | | | | | Pre (PF | PPB Lock Bit Status Read | 1 | XXX | RD(0) | | | | | | | | | | | | | | Glok | Command Set Exit (Note 7) | 2 | XXX | 90 | XX | 00 | | | | | | | | | | | | ο F | Reset / ASO Exit (Note 7) | 1 | XXX | F0 | | | | | | | | | | | | | | | Command Set Entry<br>(Note 5) | 3 | AAA | AA | 555 | 55 | AAA | E0 | | | | | | | | | | ctor | DYB Set | 2 | XXX | A0 | SA | 00 | | | | | | | | | | | | e Se<br>ectic | DYB Clear | 2 | XXX | A0 | SA | 01 | | | | | | | | | | | | Volatile Sector<br>Protection<br>(DYB) | DYB Status Read | 1 | SA | RD(0) | | | | | | | | | | | | | | × | Command Set Exit (Note 7) | 2 | XXX | 90 | XXX | 00 | | | | | | | | | | | | | Reset / ASO Exit (Note 7) | 1 | XXX | F0 | | | | | | | | | | | | | X = Don't care. RA = Address of the memory location to be read. SA = Sector Address. Any address that falls within a specified sector. See Tables 8.2 – 8.5 for sector address ranges. PWAx = PPB Password address for byte0 = 00h, byte1 = 01h, byte2 = 02h, byte3 = 03h, byte04= 04h, byte5 = 05h, byte6 = 06h, and byte7 = 07h (Sector Address = Word Line = 0). PWDx = Password data byte0, byte1, byte2, byte3, byte4, byte5, byte6, and byte7. RD(0) = DQ0 protection indicator bit. If protected, DQ0 = 0. If unprotected, DQ0 = 1. Gray vs. White Box = Read vs. Write Operation. ### Notes: - 1. All values are in hexadecimal. - 2. Shaded cells indicate read cycles. All others are write cycles. - 3. Address and data bits not specified in table, legend, or notes are don't cares (each hex digit implies 4 bits of data). - 4. Writing incorrect address and data values or writing them in the improper sequence may place the device in an unknown state. The system must write the reset command to return the device to reading array data. - 5. Entry commands are required to enter a specific mode to enable instructions only available within that mode. - 6. No unlock or command cycles required when bank is reading array data. - 7. Exit command must be issued to reset the device into read mode; device may otherwise be placed in an unknown state. - 8. Entire two bus-cycle sequence must be entered for each portion of the password. - 9. Full address range is required for reading password. - 10. Password may be unlocked or read in any order. Unlocking requires the full password (all seven cycles). - 11. ACC must be at $V_{IH}$ when setting PPB or DYB. - 12. "All PPB Erase" command pre-programs all PPBs before erasure to prevent over-erasure. # 11. Data Integrity ## 11.1 Erase Endurance ## **Table 11.1 Erase Endurance** | Parameter | Minimum | Unit | |-----------------------------------------------------------------------|---------|----------| | Program/Erase cycles per main Flash array sectors | 100K | PE cycle | | Program/Erase cycles per PPB array or non-volatile register array (1) | 100K | PE cycle | ### Note: ## 11.2 Data Retention ## Table 11.2 Data Retention | Parameter | Test Conditions | Minimum Time | Unit | |----------------------|---------------------------|--------------|-------| | Data Retention Time | 10K Program/Erase Cycles | 20 | Years | | Data Neterition Time | 100K Program/Erase Cycles | 2 | Years | Contact Cypress Sales or FAE representative for additional information on the data integrity. An application note is available at: <a href="http://www.cypress.com/cypressappnotes">http://www.cypress.com/cypressappnotes</a>. Document Number: 001-98286 Rev. \*E Page 51 of 109 <sup>1.</sup> Each write command to a non-volatile register causes a PE cycle on the entire non-volatile register array. OTP bits and registers internally reside in a separate array that is not PE cycled. # 12. Status Monitoring There are three methods for monitoring EA status. Previous generations of the S29GL flash family used the methods called Data Polling and Ready/Busy# (RY/BY#) Signal. These methods are still supported by the S29GL-S family. One additional method is reading the Status Register. ## 12.1 Status Register The status of program and erase operations is provided by a single 16-bit status register. The Status Register Read command is written followed by one read access of the status register information. The contents of the status register is aliased (overlaid) in all locations of the device address space. The overlay is in effect for one read access, specifically the next read access that follows the Status Register Read command. After the one status register access, the Status Register ASO is exited. The CE# or OE# signal must go High following the status register read access for t<sub>CEPH</sub>/t<sub>OEPH</sub> time to return to the address space active at the time the Status Register Read command was issued. The status register contains bits related to the results - success or failure - of the most recently completed Embedded Algorithms (EA): - Erase Status (bit 5), - Program Status (bit 4), - Write Buffer Abort (bit 3), - Sector Locked Status (bit 1), - RFU (bit 0). and, bits related to the current state of any in process EA: - Device Busy (bit 7), - Erase Suspended (bit 6), - Program Suspended (bit 2), The current state bits indicate whether an EA is in process, suspended, or completed. The upper 8 bits (bits 15:8) are reserved. These have undefined High or Low value that can change from one status read to another. These bits should be treated as don't care and ignored by any software reading status. The Clear Status Register Command will clear to 0 the results related bits of the status register but will not affect the current state bits. Initiation of an embedded operation will first clear the status register bits. Table 12.1 Status Register | Bit # | 15:8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------|----------|---------------------|---------------------------------------------------------|---------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------| | Bit<br>Description | Reserved | Device<br>Ready Bit | Erase Suspend<br>Status Bit | Erase Status<br>Bit | Program Status<br>Bit | Write Buffer<br>Abort Status Bit | Program<br>Suspend<br>Status Bit | Sector Lock<br>Status Bit | Continuity<br>Check | | Bit Name | | DRB | ESSB | ESB | PSB | WBASB | PSSB | SLSB | CC | | Reset<br>Status | Х | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Busy Status | Invalid | 0 | Invalid | Ready<br>Status | × | 1 | 0=No Erase in<br>Suspension<br>1=Erase in<br>Suspension | 0=Erase<br>successful<br>1=Erase fail | 0=Program<br>successful<br>1=Program fail | 0=Program not<br>aborted<br>1=Program<br>aborted during<br>Write to Buffer<br>command | 0=No Program<br>in suspension<br>1=Program in<br>suspension | 0=Sector not<br>locked during<br>operation<br>1=Sector<br>locked error | 0= Continuity Check Pattern not detected 1= Continuity Check Pattern detected | - 1. Bits 15 thru 8, and 0 are reserved for future use and may display as 0 or 1. These bits should be ignored (masked) when checking status. - 2. Bit 7 is 1 when there is no Embedded Algorithm in progress in the device. - 3. Bits 6 thru 1 are valid only if Bit 7 is 1. - 4. All bits are put in their reset status by cold reset or warm reset. - 5. Bits 5, 4, 3, and 1 and 0 are cleared to 0 by the Clear Status Register command or Reset command. - 6. Upon issuing the Erase Suspend Command, the user must continue to read status until DRB becomes 1. - 7. ESSB is cleared to 0 by the Erase Resume Command. - 8. ESB reflects success or failure of the most recent erase operation. - 9. PSB reflects success or failure of the most recent program operation. - 10. During erase suspend, programming to the suspended sector, will cause program failure and set the Program status bit to 1. - 11. Upon issuing the Program Suspend Command, the user must continue to read status until DRB becomes 1. - 12. PSSB is cleared to 0 by the Program Resume Command. - 13. SLSB indicates that a program or erase operation failed because the sector was locked. - 14. SLSB reflects the status of the most recent program or erase operation. # 12.2 Write Operation Status The device provides several bits to determine the status of a program or erase operation: DQ2, DQ3, DQ5, DQ6, and DQ7. Table 12.2 on page 58 and the following subsections describe the function of these bits. DQ7 and DQ6 each offer a method for determining whether a program or erase operation is complete or in progress. The device also provides a hardware-based output signal, RY/BY#, to determine whether an Embedded Program or Erase operation is in progress or is completed. # 12.3 DQ7: Data# Polling The Data# Polling bit, DQ7, indicates to the host system whether an Embedded Program or Erase algorithm is in progress or completed, or whether the device is in Erase Suspend. Data# Polling is valid after the rising edge of the final WE# pulse in the command sequence. During the Embedded Program algorithm, the device outputs on DQ7 the complement of the datum programmed to DQ7. This DQ7 status also applies to programming during Erase Suspend. When programming in x8 mode, the DQ7 polling value will be the DATA# of the last byte entered, regardless if the byte is at an even or odd address. When the Embedded Program algorithm is complete, the device outputs the datum programmed to DQ7. The system must provide the program address to read valid status information on DQ7. If a program address falls within a protected sector, Data# Polling on DQ7 is active for approximately t<sub>DP</sub>, then the device returns to the read mode. During the Embedded Erase algorithm, Data# Polling produces a 0 on DQ7. When the Embedded Erase algorithm is complete, or if the device enters the Erase Suspend mode, Data# Polling produces a 1 on DQ7. The system must provide an address within any of the sectors selected for erasure to read valid status information on DQ7. After an erase command sequence is written, if all sectors selected for erasing are protected, Data# Polling on DQ7 is active for approximately t<sub>DP</sub>, then the device returns to the read mode. If not all selected sectors are protected, the Embedded Erase algorithm erases the unprotected sectors, and ignores the selected sectors that are protected. However, if the system reads DQ7 at an address within a protected sector, the status may not be valid. Just prior to the completion of an Embedded Program or Erase operation, DQ7 may change asynchronously with DQ0–DQ6 while Output Enable (OE#) is asserted low. That is, the device may change from providing status information to valid data on DQ7. Depending on when the system samples the DQ7 output, it may read the status or valid data. Even if the device completed the program or erase operation and DQ7 has valid data, the data outputs on DQ0–DQ6 may be still invalid. Valid data on DQ0–DQ7 appears on successive read cycles. Table 12.2 on page 58 shows the outputs for Data# Polling on DQ7. Figure 12.1 on page 54 shows the Data# Polling algorithm. Figure 17.14 on page 96 shows the Data# Polling timing diagram. Figure 12.1 Data# Polling Algorithm ## Notes: 2. DQ7 should be rechecked even if DQ5 = 1 because DQ7 may change simultaneously with DQ5. <sup>1.</sup> VA = Valid address for programming. During a sector erase operation, a valid address is any sector address within the sector being erased. During chip erase, a valid address is any non-protected sector address. # 12.4 DQ6: Toggle Bit I Toggle Bit I on DQ6 indicates whether an Embedded Program or Erase algorithm is in progress or complete, or whether the device entered the Erase Suspend mode. Toggle Bit I may be read at any address, and is valid after the rising edge of the final WE# pulse in the command sequence (prior to the program or erase operation), and during the sector erase time-out. During an Embedded Program or Erase algorithm operation, successive read cycles to any address cause DQ6 to toggle. The system may use either OE# or CE# to control the read cycles. When the operation is complete, DQ6 stops toggling. After an erase command sequence is written, if all sectors selected for erasing are protected, DQ6 toggles for approximately t<sub>DP</sub>, then returns to reading array data. If not all selected sectors are protected, the Embedded Erase algorithm erases the unprotected sectors, and ignores the selected sectors that are protected. The system can use DQ6 and DQ2 together to determine whether a sector is actively erasing or is erase-suspended. When the device is actively erasing (that is, the Embedded Erase algorithm is in progress), DQ6 toggles. When the device enters the Erase Suspend mode, DQ6 stops toggling. However, the system must also use DQ2 to determine which sectors are erasing or erase-suspended. Alternatively, the system can use DQ7 (see *DQ7: Data# Polling* on page 53). If a program address falls within a protected sector, DQ6 toggles for approximately t<sub>DP</sub> after the program command sequence is written, then returns to reading array data. DQ6 also toggles during the erase-suspend-program mode, and stops toggling once the Embedded Program algorithm is complete. Table 12.2 on page 58 shows the outputs for Toggle Bit I on DQ6. Figure 12.2 on page 56 shows the toggle bit algorithm. Figure 17.15 on page 96 shows the toggle bit timing diagrams. Figure 17.16 on page 97 shows the differences between DQ2 and DQ6 in graphical form. See also *DQ2: Toggle Bit II* on page 57. Figure 12.2 Toggle Bit Algorithm ### Note The system should recheck the toggle bit even if DQ5 = 1 because the toggle bit may stop toggling as DQ5 changes to 1. See Reading Toggle Bits DQ6/DQ2 on page 57 for more information. ## 12.5 DQ2: Toggle Bit II The "Toggle Bit II" on DQ2, when used with DQ6, indicates whether a particular sector is actively erasing (that is, the Embedded Erase algorithm is in progress), or whether that sector is erase-suspended. (The Toggle Bit II does not apply to the PPB erase command.) Toggle Bit II is valid after the rising edge of the final WE# pulse in the command sequence. DQ2 toggles when the system reads at addresses within those sectors that were selected for erasure. (The system may use either OE# or CE# to control the read cycles.) But DQ2 cannot distinguish whether the sector is actively erasing or is erase-suspended. DQ6, by comparison, indicates whether the device is actively erasing, or is in Erase Suspend, but cannot distinguish which sectors are selected for erasure. Thus, both status bits are required for sector and mode information. Refer to Table 12.2 on page 58 to compare outputs for DQ2 and DQ6. Figure 12.2 on page 56 shows the toggle bit algorithm in flowchart form. Figure 17.15 on page 96 shows the toggle bit timing diagram. Figure 17.16 on page 97 shows the differences between DQ2 and DQ6 in graphical form. # 12.6 Reading Toggle Bits DQ6/DQ2 Refer to Figure 12.2 on page 56 for the following discussion. Whenever the system initially begins reading toggle bit status, it must read DQ7–DQ0 at least twice in a row to determine whether a toggle bit is toggling. Typically, the system would note and store the value of the toggle bit after the first read. After the second read, the system would compare the new value of the toggle bit with the first. If the toggle bit is not toggling, the device completed the program or erase operation. The system can read array data on DQ7–DQ0 on the following read cycle. However, if after the initial two read cycles, the system determines that the toggle bit is still toggling, the system also should note whether the value of DQ5 is high (see DQ5: Exceeded Timing Limits on page 57). If it is, the system should then determine again whether the toggle bit is toggling, since the toggle bit may have stopped toggling just as DQ5 went high. If the toggle bit is no longer toggling, the device successfully completed the program or erase operation. If it is still toggling, the device did not completed the operation successfully, and the system must write the reset command to return to reading array data. It is recommended that data read for polling only be used for polling purposes. Once toggling has stopped array data will be available on subsequent reads. The remaining scenario is that the system initially determines that the toggle bit is toggling and DQ5 has not gone high. The system may continue to monitor the toggle bit and DQ5 through successive read cycles, determining the status as described in the previous paragraph. Alternatively, it may choose to perform other system tasks. In this case, the system must start at the beginning of the algorithm when it returns to determine the status of the operation (top of Figure 12.2 on page 56). # 12.7 DQ5: Exceeded Timing Limits DQ5 indicates whether the program or erase time exceeded a specified internal pulse count limit. Under these conditions DQ5 produces a 1 indicating that the program or erase cycle was not successfully completed. In all these cases, the system must write the reset command to return the device to the reading the array (or to erase-suspend-read if the device was previously in the erase-suspend-program mode). In this case, it is possible that the flash will continue to communicate busy for up to $t_{TOR}$ after the reset command is sent. ## 12.8 DQ3: Sector Erase Timer After writing a sector erase command sequence, the system may read DQ3 to determine whether or not erasure began. (The sector erase timer does not apply to the chip erase command or the PPB erase command.) If additional sectors are selected for erasure, the entire time-out also applies after each additional sector erase command. When the time-out period is complete, DQ3 switches from a 0 to a 1. If the time between additional sector erase commands from the system can be assumed to be less than t<sub>SEA</sub>, the system need not monitor DQ3. See also *Sector Erase Command Sequence* on page 39. After the sector erase command is written, the system should read the status of DQ7 (Data# Polling) or DQ6 (Toggle Bit I) to ensure that the device accepted the command sequence, and then read DQ3. If DQ3 is 1, the Embedded Erase algorithm has begun; all further commands (except Erase Suspend) are ignored until the erase operation is complete. If DQ3 is 0, the device accepts additional sector erase commands. To ensure the command is accepted, the system software should check the status of DQ3 prior to and following each subsequent sector erase command. If DQ3 is high on the second status check, the last command might not have been accepted. Table 12.2 on page 58 shows the status of DQ3 relative to the other status bits. ## 12.9 DQ1: Write-to-Buffer Abort DQ1 indicates whether a Write-to-Buffer operation was aborted. Under these conditions DQ1 produces a 1. The system must issue the Write-to-Buffer-Abort-Reset command sequence to return the device to reading array data. See *Write Buffer* on page 15 for more details. Table 12.2 Write Operation Status | | Status | | DQ7<br>(Note 2) | DQ6 | DQ5<br>(Note 1) | DQ3 | DQ2<br>(Note 2) | DQ1 | RY/BY# | |---------------------------------------------------|----------------------------|---------------------------------|-----------------|-----------|-----------------|------|-----------------|-----|--------| | Standard Mode | Embedded Program Algorithm | | DQ7# | Toggle | 0 | N/A | No toggle | 0 | 0 | | Startuard Mode | Embedded Erase Algorithm | | 0 | Toggle | 0 | 1 | Toggle | N/A | 0 | | Dragram Cupped Made | Program- | Program-Suspended<br>Sector | | Inv | alid (not allo | wed) | | | 1 | | Program Suspend Mode | Suspend<br>Read | Non-Program<br>Suspended Sector | | Data | | | | | | | | Erase- | Erase-Suspended Sector | 1 | No toggle | 0 | N/A | Toggle | N/A | 1 | | Erase Suspend Mode | Suspend<br>Read | Non-Erase Suspended<br>Sector | Data | | | | 1 | | | | Erase-Suspend-Program (Embedded Program) (Note 5) | | | DQ7# | Toggle | 0 | N/A | N/A | N/A | 0 | | Write-to- | Busy (Note | 3) | DQ7# | Toggle | 0 | N/A | N/A | 0 | 0 | | Buffer | Abort (Note 4) | | DQ7# | Toggle | 0 | N/A | N/A | 1 | 0 | ### Notes: - 1. DQ5 switches to 1 when an Embedded Program, Embedded Erase, or Write-to-Buffer operation exceeded the maximum timing limits. Refer to DQ5: Exceeded Timing Limits on page 57 for more information. - 2. DQ7 and DQ2 require a valid address when reading status information. Refer to the appropriate subsection for further details. - 3. The Data# Polling algorithm should be used to monitor the last loaded write-buffer address location. - 4. DQ1 switches to 1 when the device aborts the write-to-buffer operation. - 5. DQ6 will not toggle when the sector being polled is a sector selected for sector erase or one of the selected sectors during multi-sector erase. # 12.10 RY/BY#: Ready/Busy# The RY/BY# is a dedicated, open-drain output pin which indicates whether an Embedded Algorithm is in progress or complete. The RY/BY# status is valid after the rising edge of the final WE# pulse in the command sequence. Since RY/BY# is an open-drain output, several RY/BY# pins can be tied together in parallel with a pull-up resistor to V<sub>CC</sub>. If the output is low (Busy), the device is actively erasing or programming. (This includes programming in the Erase Suspend mode.) If the output is high (Ready), the device is in the read mode, the standby mode, or in the erase-suspend-read mode. Table 12.2 on page 58 shows the outputs for RY/BY#. ## 12.11 Error Types and Clearing Procedures There are three types of errors reported by the embedded operation status methods. Depending on the error type, the status reported and procedure for clearing the error status is different. Following is the clearing of error status: - If an ASO was entered before the error the device remains entered in the ASO awaiting ASO read or a command write. - If an erase was suspended before the error the device returns to the erase suspended state awaiting flash array read or a command write. - Otherwise, the device will be in standby state awaiting flash array read or a command write. ## 12.11.1 Embedded Operation Error If an error occurs during an embedded operation (program, erase, evaluate erase status, or password unlock) the device (EAC) remains busy. The RY/BY# output remains Low, data polling status continues to be overlaid on all address locations, and the status register shows ready with valid status bits. The device remains busy until the error status is detected by the host system status monitoring and the error status is cleared. During embedded algorithm error status the Data Polling status will show the following: - DQ7 is the inversion of the DQ7 bit in the last word loaded into the write buffer or last word of the password in the case of the password unlock command. DQ7 = 0 for an erase failure - DQ6 continues to toggle - DQ5 = 1; Failure of the embedded operation - DQ4 is RFU and should be treated as don't care (masked) - DQ3 = 1 to indicate embedded sector erase in progress - DQ2 continues to toggle, independent of the address used to read status - DQ1 = 0; Write buffer abort error - DQ0 is RFU and should be treated as don't care (masked) During embedded algorithm error status the Status Register will show the following: - SR[7] = 1; Valid status displayed - SR[6] = X; May or may not be erase suspended during the EA error - $\blacksquare$ SR[5] = 1 on erase; else = 0 - SR[4] = 1 on program or password unlock error; else = 0 - SR[3] = 0; Write buffer abort - SR[2] = 0; Program suspended - SR[1] = 0; Protected sector - SR[0] = X; RFU, treat as don't care (masked) When the embedded algorithm error status is detected, it is necessary to clear the error status in order to return to normal operation, with RY/BY# High, ready for a new read or command write. The error status can be cleared by writing: - Reset command - Status Register Clear command Commands that are accepted during embedded algorithm error status are: - Status Register Read - Reset command - Status Register Clear command ## 12.11.2 Protection Error If an embedded algorithm attempts to change data within a protected area (program, or erase of a protected sector or OTP area) the device (EAC) goes busy for a period of 20 to 100 $\mu$ s then returns to normal operation. During the busy period the RY/BY# output remains Low, data polling status continues to be overlaid on all address locations, and the status register shows not ready with invalid status bits (SR[7] = 0). During the protection error status busy period the data polling status will show the following: - DQ7 is the inversion of the DQ7 bit in the last word loaded into the write buffer. DQ7 = 0 for an erase failure - DQ6 continues to toggle, independent of the address used to read status - DQ5 = 0; to indicate no failure of the embedded operation during the busy period - DQ4 is RFU and should be treated as don't care (masked) - DQ3 = 1 to indicate embedded sector erase in progress - DQ2 continues to toggle, independent of the address used to read status - DQ1 = 0; Write buffer abort error - DQ0 is RFU and should be treated as don't care (masked) Commands that are accepted during the protection error status busy period are: Status Register Read When the busy period ends the device returns to normal operation, the data polling status is no longer overlaid, RY/BY# is High, and the status register shows ready with valid status bits. The device is ready for flash array read or write of a new command. After the protection error status busy period the Status Register will show the following: - SR[7] = 1; Valid status displayed - SR[6] = X; May or may not be erase suspended after the protection error busy period - $\blacksquare$ SR[5] = 1 on erase error, else = 0 - SR[4] = 1 on program error, else = 0 - SR[3] = 0; Program not aborted - SR[2] = 0; No Program in suspension - SR[1] = 1; Error due to attempting to change a protected location - SR[0] = X; RFU, treat as don't care (masked) Commands that are accepted after the protection error status busy period are: Any command ## 12.11.3 Write Buffer Abort If an error occurs during a Write to Buffer command the device (EAC) remains busy. The RY/BY# output remains Low, data polling status continues to be overlaid on all address locations, and the status register shows ready with valid status bits. The device remains busy until the error status is detected by the host system status monitoring and the error status is cleared. During write to buffer abort (WBA) error status the Data Polling status will show the following: - DQ7 is the inversion of the DQ7 bit in the last word loaded into the write buffer - DQ6 continues to toggle, independent of the address used to read status - DQ5 = 0; to indicate no failure of the programming operation. WBA is an error in the values input by the Write to Buffer command before the programming operation can begin - DQ4 is RFU and should be treated as don't care (masked) - DQ3 is don't care after program operation as no erase is in progress. If the Write Buffer Program operation was started after an erase operation had been suspended then DQ3 = 1. If there was no erase operation in progress then DQ3 is a don't care and should be masked. - DQ2 does not toggle after program operation as no erase is in progress. If the Write Buffer Program operation was started after an erase operation had been suspended then DQ2 will toggle in the sector where the erase operation was suspended and not in any other sector. If there was no erase operation in progress then DQ2 is a don't care and should be masked. - DQ1 = 1: Write buffer abort error - DQ0 is RFU and should be treated as don't care (masked) During embedded algorithm error status the Status Register will show the following: - SR[7] = 1; Valid status displayed - SR[6] = X; May or may not be erase suspended during the WBA error status - SR[5] = 0; Erase successful - SR[4] = 1; Programming related error - SR[3] = 1; Write buffer abort - SR[2] = 0; No Program in suspension - SR[1] = 0; Sector not locked during operation - SR[0] = X; RFU, treat as don't care (masked) When the WBA error status is detected, it is necessary to clear the error status in order to return to normal operation, with RY/BY# High, ready for a new read or command write. The error status can be cleared by writing: - Write Buffer Abort Reset command - Clears the status register and returns to normal operation - Status Register Clear command Commands that are accepted during embedded algorithm error status are: - Status Register Read - Reads the status register and returns to WBA busy state - Write Buffer Abort Reset command - Status Register Clear command # 13. Command State Transitions Tables 13.1 - 13.27 list the Command State Transitions for the S29GL064S in x16 mode. States highlighted in yellow indicate the state is documented but not recommended. Table 13.1 Read Command State Transition | Current<br>State | Command<br>and<br>Condition | Read | Software<br>Reset /<br>ASO Exit | Status<br>Register<br>Read Enter | Status<br>Register<br>Clear | Unlock 1 | Evaluate<br>Erase<br>Status | CFI Entry | Continuity<br>Entry | Continuity<br>Test | |------------------|-----------------------------|------|---------------------------------|----------------------------------|-----------------------------|------------|-----------------------------|------------|---------------------|--------------------| | | Address | RA | xh | x555h | x555h | x555h | (SA)555h | x55h | 2AAA55h | 1555AAh | | | Data | RD | xF0h | x70h | x71h | xAAh | x35h | x98h | FF00h | 00FFh | | DEAD (1) | Read<br>Protect =<br>True | READ | DEAD | DEAD | DEAD | DEADUI 1 | - | OFL (DEAD) | - | | | READ (1) | Read<br>Protect =<br>False | KEAD | READ READ READ READ | READULT | ESS | CFI (READ) | CONT | - | | | | CONT | - | CONT | READ | READ | = | = | = | = | - | READ | #### Note: Table 13.2 Read Unlock Command State Transition | Current<br>State | Comma<br>nd and<br>Conditi<br>on | Read | Unlock<br>2 | Word<br>Progra<br>m Entry | Write to<br>Buffer<br>Enter | Erase<br>Enter | Unlock<br>Bypass<br>Enter | ID<br>(Autose<br>lect)<br>Entry | SSR<br>Entry | Lock<br>Registe<br>r Entry | Passwo<br>rd ASO<br>Entry | PPB<br>ASO<br>Entry | PPB<br>Lock<br>Entry | DYB<br>ASO<br>Entry | |------------------|----------------------------------|-------------|-------------|---------------------------|-----------------------------|----------------|---------------------------|---------------------------------|---------------|----------------------------|---------------------------|---------------------|----------------------|---------------------| | | Address | RA | x2AAh | x555h | (SA)xh | x555h | x555h | x555h | (SA)555<br>h | x555h | x555h | x555h | x555h | x555h | | | Data | RD | x55h | xA0h | x25h | x80h | x20h | x90h | x88h | x40h | x60h | xC0h | x50h | xE0h | | READU<br>L1 | - | READU<br>L1 | READU<br>L2 | - | = | = | - | - | - | - | - | - | = | - | | READU | Read<br>Protect<br>= True | READU | | - | - | - | - | AS | - | - | PP | - | - | - | | L2 (1) | Read<br>Protect<br>= False | L2 | • | PG1 | WB | ER | UB | (READ) | SSR<br>(READ) | LR | 1 F | PPB<br>(READ) | PPBLB | DYB<br>(READ) | ### Note: Document Number: 001-98286 Rev. \*E Page 62 of 109 <sup>1.</sup> $Read\ Protect = True\ is\ defined\ when\ LR(5) = 0,\ LR(2) = 0,\ and\ Read\ Password\ given\ does\ not\ match\ the\ internal\ password.$ <sup>1.</sup> Read Protect = True is defined when LR(5) = 0, LR(2) = 0, and Read Password given does not match the internal password Table 13.3 Erase State Command Transition | Current State | Command<br>and<br>Condition | Read | Software<br>Reset / ASO<br>Exit | Status<br>Register<br>Read Enter | Unlock 1 | Unlock 2 | Chip Erase<br>Start | Sector<br>Erase Start | Erase Suspend<br>Enhanced<br>Method (4) | |---------------|------------------------------|-------|---------------------------------|----------------------------------|----------|----------|---------------------|-----------------------|-----------------------------------------| | | Address | RA | xh | x555h | x555h | x2AAh | x555h | (SA)xh | xh | | | Data | RD | xF0h | x70h | xAAh | x55h | x10h | x30h | xB0h | | ER | - | ER | - | READ | ERUL1 | - | - | - | = | | ERUL1 | - | ERUL1 | - | READ | - | ERUL2 | - | - | = | | ERUL2 | - | ERUL2 | - | READ | - | - | CER | SER | - | | | SR(7) = 0 | | - | | | | | | | | CER (3) | SR(7) = 1 and<br>DQ5 = 1 (6) | CER | READ | CER | - | - | - | - | - | | | SR(7) = 0 and<br>DQ3 = 0 | | | | - | - | | SER | ESR | | SER (1) (3) | SR(7) = 0 and<br>DQ3 = 1 | SER | - | SER | | | - | | ESK | | | SR(7) = 1 and<br>DQ5 = 1 (6) | | READ | | - | - | | - | - | | ESR (5) | - | ESR | - | ESR | - | - | - | - | = | | | SR(7) = 0 | | - | | | | | | | | ESS (3) | SR(7) = 1 and<br>DQ5 = 1 | ESS | READ | ESS | - | - | - | - | - | - 1. Issuing a suspend command during the DQ3 = 0 period will force DQR to 1 and queuing of additional sectors will not be allowed after the resume. - 2. SR Clear will only clear the SR, not the DQ bits. - 3. State will automatically move to READ state at the successful completion of the operation. - 4. Also known as Erase Suspend / Program Suspend Legacy Method. - 5. State will automatically move to ES state by $t_{\rm ESL}$ . - 6. Hang State (time out) only. Sector Protection will have returned to READ state. Table 13.4 Erase Suspend State Command Transition | Current State | Command and<br>Condition | Read | Software Reset /<br>ASO Exit | Status Register<br>Read Enter | Status Register<br>Clear | Unlock 1 | Erase Resume<br>Enhanced<br>Method (1) | |---------------|--------------------------|------|------------------------------|-------------------------------|--------------------------|----------|----------------------------------------| | | Address | RA | xh | x555h | x555h | x555h | xh | | | Data | RD | xF0h | x70h | x71h | xAAh | x30h | | ES | - | ES | ES | ES | ES | ESUL1 | SER | ## Note: 1. Also known as Erase Resume / Program Resume Legacy Method. Table 13.5 Erase Suspend Unlock State Command Transition | Current State | Command and Condition | Read | Unlock 2 | Word Program Entry | Write to Buffer Enter | |---------------|-----------------------|-------|----------|--------------------|-----------------------| | | Address | RA | x2AAh | x555h | (SA)xh | | | Data | RD | x55h | xA0h | x25h | | ESUL1 | - | ESUL1 | ESUL2 | - | - | | ESUL2 | - | ESUL2 | - | ESPG1 | ES_WB | Table 13.6 Erase Suspend - Program Command State Transition | Current State | Command and Condition | Read | Software<br>Reset / ASO<br>Exit | Status<br>Register<br>Read Enter | Program<br>Buffer to<br>Flash<br>(confirm) | Erase<br>Suspend<br>Enhanced<br>Method (1) | Program<br>Suspend<br>Enhanced<br>Method | Write Data | |---------------|-------------------------------------------|---------|---------------------------------|----------------------------------|--------------------------------------------|--------------------------------------------|------------------------------------------|----------------| | | Address | RA | xh | x555h | (SA)xh | xh | xh | xh | | | Data | RD | xF0h | x70h | x29h | xB0h | x51h | xh | | ES MD (6) | WC > 127 or<br>SAe ≠ SAc | ES WB | | | | | | PGE (ES) | | ES_WB (6) | WC ≤ 127 and<br>SAe = SAc | E9_WB | - | - | - | - | - | ES_WB_D | | | WC = -1 and<br>SAe ≠ SAc | EC WD D | | | - | | | | | FC MD D (C) | WC = -1 and<br>SAe = SAc | | | | ESPG | | | PGE (ES) | | ES_WB_D (6) | WC ≥ 0 and<br>Write Buffer ≠ Write Buffer | ES_WB_D | - | - | | - | - | | | | WC ≥ 0 and<br>Write Buffer = Write Buffer | | | | - | | | ES_WB_D<br>(5) | | ESPG1 | - | ESPG1 | = | - | = | - | - | ESPG | | ESDC (2) | SR(7) = 0 | ESDC | 3 | ESPG | | ESPSR | ESPSR | | | ESPG (2) | SR(7) = 1 (3) | ESPG | ESPG ES | | - | - | - | - | | ESPSR (4) | - | ESPSR | - | ESPSR | - | - | - | - | - Also known as Erase Suspend / Program Suspend Legacy Method. Not recommend due to the potential of nested loop errors. Instead Program Suspend Enhanced Method is recommended. - 2. When Program operation is completed with no errors then it will return to Erase Suspend. - 3. Hang State (time out) only. Sector Protection will have returned to ES state. - 4. State will automatically move to ESPS state by $t_{PSL}$ . - 5. WC counter will automatically decrement by 1. - 6. SAe = SAc: SAe is the SA entered with programming command. SAc is the current command. Table 13.7 Erase Suspend - Program Suspend Command State Transition | Current State | Command and<br>Condition | Read | Software Reset /<br>ASO Exit | Status Register<br>Read Enter | Erase Resume<br>Enhanced<br>Method (1) | Program<br>Resume<br>Enhanced<br>Method | |---------------|--------------------------|------|------------------------------|-------------------------------|----------------------------------------|-----------------------------------------| | | Address | RA | xh | x555h | xh | xh | | | Data | RD | xF0h | x70h | x30h | x50h | | ESPS | - | ESPS | ESPS | ESPS | ESPG | ESPG | ### Note: Document Number: 001-98286 Rev. \*E Page 64 of 109 Also known as Erase Resume / Program Resume Legacy Method. Not recommend due to the potential of nested loop errors. Instead Program Suspend Enhanced Method is recommended. **Table 13.8** Program State Command Transition | Current State | Command and<br>Condition | Read | Software<br>Reset / ASO<br>Exit | Status<br>Register Read<br>Enter | Program<br>Buffer to Flash<br>(confirm) | Erase<br>Suspend<br>Enhanced<br>Method (2) | Program<br>Suspend<br>Enhanced<br>Method | Write Data | |---------------|----------------------------------------------|------|---------------------------------|----------------------------------|-----------------------------------------|--------------------------------------------|------------------------------------------|------------| | | Address | RA | xh | x555h | (SA)xh | xh | xh | xh | | | Data | RD | xF0h | x70h | x29h | xB0h | x51h | xh | | MD (0) | WC > 127 or<br>SAe ≠ SAc | WB | | | | | PGE (READ) | | | WB (6) | WC ≤ 127 and<br>SAe = SAc | WB | - | | | - | WB_D | | | | WC = -1 and<br>SAe ≠ SAc | | | | - | | | | | | WC = -1 and<br>SAe = SAc | | | | PG | | | PGE (READ) | | WB_D (6) | WC ≥ 0 and<br>Write Buffer ≠<br>Write Buffer | WB_D | - | - | | - | - | | | | WC ≥ 0 and<br>Write Buffer =<br>Write Buffer | | | | - | | | WB_D (5) | | PG1 | - | PG1 | - | - | - | - | - | PG | | DO (4) | SR(7) = 0 | DC | - | | | PSR | PSR | | | PG (1) | SR(7) = 1 (3) | PG | READ | PG | - | - | - | 1 - | | PSR (4) | - | PSR | - | PSR | - | - | - | - | - 1. State will automatically move to READ state at the completion of the operation. - 2. Also known as Erase Suspend / Program Suspend Legacy Method. Not recommend due to the potential of nested loop errors. Instead Program Suspend Enhanced Method is recommended. - 3. Hang State (time out) only. Sector Protection will have returned to READ state. - 4. State will automatically move to PS state by $t_{PSL}$ . - 5. WC counter will automatically decrement by 1. - 6. SAe = SAc: SAe is the SA entered with programming command. SAc is the current command. Table 13.9 Program Suspend State Command Transition | Current State | Command and<br>Condition | Read | Status Register Read<br>Enter | Erase Resume<br>Enhanced Method (1) | Program Resume<br>Enhanced Method | |---------------|--------------------------|------|-------------------------------|-------------------------------------|-----------------------------------| | | Address | RA | x555h | xh | xh | | | Data | RD | x70h | x30h | x50h | | PS | - | PS | PS | PG | PG | ## Note: Also known as Erase Resume / Program Resume Legacy Method. Not recommend due to the potential of nested loop errors. Instead Program Suspend Enhanced Method is recommended. Table 13.10 Program Abort Command State Transition | Current State | Command and<br>Condition | Read | Status Register Read<br>Enter | Unlock 1 | Unlock 2 | Write-To-Buffer<br>Abort Reset | |---------------|--------------------------|---------|-------------------------------|----------|----------|--------------------------------| | | Address | RA | x555h | x555h | x2AAh | x555h | | | Data | RD | x70h | xAAh | x55h | xF0h | | PGE | - | PGE (-) | PGE | PGEUL1 | - | - | Document Number: 001-98286 Rev. \*E Page 65 of 109 Table 13.10 Program Abort Command State Transition | Current State | Command and Condition | Read | Status Register Read<br>Enter | Unlock 1 | Unlock 2 | Write-To-Buffer<br>Abort Reset | |---------------|-----------------------|--------|-------------------------------|----------|----------|--------------------------------| | PGEUL1 | - | PGEUL1 | - | - | PGEUL2 | - | | PGEUL2 | - | PGEUL2 | - | - | - | (return) | Table 13.11 Lock Register State Command Transition | Current State | Command<br>and<br>Condition | Read | Software<br>Reset / ASO<br>Exit | Status<br>Register<br>Read Enter | Status<br>Register<br>Clear | Command<br>Set Exit<br>Entry | Command<br>Set Exit | PPB Lock<br>Bit Set Entry | Write Data | |---------------|-----------------------------|-------|---------------------------------|----------------------------------|-----------------------------|------------------------------|---------------------|---------------------------|------------| | | Address | RA | xh | x555h | x555h | xh | xh | xh | xh | | | Data | RD | xF0h | x70h | x71h | x90h | x00h | xA0h | xh | | LR | - | LR | READ | LR | LR | LREXT | = | LRPG1 | - | | LRPG1 | - | LRPG1 | - | = | = | = | = | - | LRPG | | LRPG (1) | SR(7) = 0 | LRPG | - | LRPG | - | | | | | | LRFG (I) | SR(7) = 1 (2) | LKPG | LR | LKPG | - | - | - | - | - | | LREXT | - | LREXT | READ | - | = | - | READ | - | - | Table 13.12 CFI State Command Transition | Current State | Command and Condition | Read | Software Reset / ASO Exit | CFI Exit | |---------------|-----------------------|------|---------------------------|----------| | | Address | RA | xh | xh | | | Data | RD | xF0h | xFFh | | CFI | CFI - | | (return) | (return) | Table 13.13 Autoselect State Command Transition | Current State | Command and Condition | Read | Software Reset / ASO Exit | |---------------|-----------------------|------|---------------------------| | | Address | RA | xh | | | Data | RD | xF0h | | AS | ÷ | AS | (return) | Table 13.14 Secure Silicon Sector State Command Transition | Current State | Command and Condition | Read | Software Reset / ASO<br>Exit | Status Register Read<br>Enter | Unlock 1 | |---------------|-----------------------|------|------------------------------|-------------------------------|----------| | | Address | RA | xh | x555h | x555h | | | Data | RD | xF0h | x70h | xAAh | | SSR | - | SSR | (return) | SSR | SSRUL1 | Document Number: 001-98286 Rev. \*E Page 66 of 109 <sup>1.</sup> State will automatically move to LR state at the completion of the operation. <sup>2.</sup> Hang state (time out) only. Table 13.15 Secure Silicon Sector Unlock State Command Transition | Current State | Command and Condition | Read | Software<br>Reset / ASO<br>Exit | Unlock 2 | Word Program<br>Entry | Write to Buffer<br>Enter | SSR Exit Entry | SSR Exit | |---------------|-----------------------|--------|---------------------------------|----------|-----------------------|--------------------------|----------------|----------| | | Address | RA | xh | x2AAh | x555h | (SA)xh | x555h | xh | | | Data | RD | xF0h | x55h | xA0h | x25h | x90h | x00h | | SSRUL1 | - | SSRUL1 | - | SSRUL2 | - | - | - | = | | SSRUL2 (1) | SR(2) = 0 | SSRUL2 | | | SSRPG1 | SSR_WB | SSREXT | | | 55RUL2 (1) | SR(2) = 1 | 55RUL2 | - | - | - | - | SSREXI | - | | SSREXT | - | SSREXT | (return) | = | - | - | - | (return) | Table 13.16 Secure Silicon Sector Program State Command Transition | Current State | Command and Condition | Read | Software Reset /<br>ASO Exit | Status Register<br>Read Enter | Program Buffer to Flash (confirm) | Write Data | |---------------|-------------------------------------------|----------|------------------------------|-------------------------------|-----------------------------------|--------------| | | Address | RA | xh | x555h | (SA)xh | xh | | | Data | RD | xF0h | x70h | x29h | xh | | SSR_WB (4) | WC > 127 or<br>SAe ≠ SAc | SSR_WB | - | - | - | PGE (SSR) | | | WC ≤ 127 and SAe = SAc | | | | | SSR_WB_D | | | WC = -1 and<br>SAe ≠ SAc | | | | - | | | CCD WD D (4) | WC = -1 and<br>SAe = SAc | CCD WD D | | | SSRPG | - | | SSR_WB_D (4) | WC ≥ 0 and<br>Write Buffer ≠ Write Buffer | SSR_WB_D | - | - | | | | | WC ≥ 0 and<br>Write Buffer = Write Buffer | | | | - | SSR_WB_D (3) | | CCDDC (4) | SR(7) = 0 | CCDDC | - | CCDDC | | | | SSRPG (1) | SR(7) = 1 (2) | SSRPG | SSR | SSRPG | - | - | | SSRPG1 | - | SSRPG1 | - | - | - | - | ### Notes: - 1. When Program operation is completed with no errors then it will return to SSR State. - 2. Hang State (time out) only. Sector Protection will have returned to SSR state. - 3. WC counter will automatically decrement by 1. - 4. SAe = SAc: SAe is the SA entered with programming command. SAc is the current command. <sup>1.</sup> SSR's are protected from programming once SSR protect bit is set. Table 13.17 Password Protection Command State Transition | Current<br>State | Command<br>and<br>Condition | Read | Software<br>Reset /<br>ASO Exit | Status<br>Register<br>Read<br>Enter | Status<br>Register<br>Clear | Passwor<br>d ASO<br>Unlock<br>Enter | Passwor<br>d ASO<br>Unlock<br>Start | Command<br>Set Exit<br>Entry | Command<br>Set Exit | Program<br>Entry | Passwor<br>d Word<br>Count | Write<br>Data | |------------------|-------------------------------------------------------------|--------|---------------------------------|-------------------------------------|-----------------------------|-------------------------------------|-------------------------------------|------------------------------|---------------------|------------------|----------------------------|---------------| | | Address | RA | xh | x555h | x555h | 0h | 0h | xh | xh | xh | 0h | xh | | | Data | RD | xF0h | x70h | x71h | x25h | x29h | x90h | x00h | xA0h | x03h | xh | | PP (4) | Read<br>Protect =<br>True | PP | READ | PP | PP | PPWB25 | - | PPEXT | - | - | - | PP | | | Read<br>Protect =<br>False | | | | | | | | | PPPG1 | | | | PPWB25 | A10:A0 = 0 | PPWB25 | | | | | | | | | PPD | PGE (PP) | | | A10:A0 ≠ 0 | FFWD25 | - | - | - | - | - | - | - | - | PGE (PP) | FGE (FF) | | | Last<br>Password<br>Loaded<br>and PWD's<br>match | | | | | | PPV | | | | | | | PPD (2)<br>(3) | Last<br>Password<br>Loaded<br>and PWD's<br>don't<br>match | PPD | - | - | - | - | PPH (5) | - | - | - | - | PGE (PP) | | | Not Last<br>Password<br>Loaded<br>and<br>Addresses<br>match | | | | | | - | | | | | PPD | | | Addresses<br>don't<br>match | | | | | | | | | | | PGE (PP) | | PPV (6) | SR(7) = 0 | PPV | - | PPV | = | - | - | - | - | - | - | - | | PPH | SR(7) = 1<br>(7) | PPH | PP | PPH | - | - | = | - | = | - | = | = | | PPPG1 | - | PPPG1 | - | - | - | - | - | - | - | - | - | PPPG | | PPPG (1) | SR(7) = 0<br>(8) | PPPG | - | PPPG | - | _ | _ | _ | _ | _ | _ | _ | | FFFG (1) | SR(7) = 1<br>(7) | FFFG | PP | FFFG | - | - | - | - | - | - | - | - | | PPEXT | - | PPEXT | READ | PP | - | - | - | - | READ | - | - | - | - 1. When program operation is completed with no errors then the device will return to PP State. - 2. In x16 mode, 4 write cycles are required to load password. In x8 mode, 8 write cycles are required to load password. - 3. On the 1st cycle SA is compared to the SA given during PPWB25. During all other password load cycles SA and WLB are compared to the prior cycle. - 4. Read Protect = True is defined when LR(5) = 0, LR(2) = 0, and Read Password given does not match the internal password. - 5. If the password data does not match the hidden internal one, device goes into hang state (SR=x90h). - 6. Well before the completion of $t_{PPB}$ the device will move to the PP State. - 7. SR(7) will initially be 0. SR(7) will transition to 1 at the completion of $t_{PPB}$ . - 8. If LR(2) = 0 RDY busy will go low for a short time and then the device goes to the PP state and reports it as a security violation. Table 13.18 Non-Volatile Protection Command State Transition | Current<br>State | Command<br>and<br>Condition | Read | Software<br>Reset /<br>ASO Exit | Status<br>Register<br>Read<br>Enter | Status<br>Register<br>Clear | Command<br>Set Exit<br>Entry | Command<br>Set Exit | Program<br>Entry | PPB Set<br>Start | All PPB<br>Erase<br>Enter | All PPB<br>Erase<br>Start | |------------------|-----------------------------|--------|---------------------------------|-------------------------------------|-----------------------------|------------------------------|---------------------|------------------|------------------|---------------------------|---------------------------| | | Address | RA | xh | x555h | x555h | xh | xh | xh | (SA)xh | Xh | 0h | | | Data | RD | xF0h | x70h | x71h | x90h | x00h | xA0h | x00h | x80h | x30h | | PPB | LR(3) = 0 | PPB | (roturn) | PPB | PPB | PPBEXT | | PPBPG1 | | - | | | PPB | LR(3) = 1 | PPB | (return) | PPB | PPB | PPBEXI | - | PPBPG1 | - | PPBBER | - | | PPBPG1 | - | PPBPG1 | PPB | = | - | - | PPBPG | - | PPBPG | - | - | | | SR(7) = 0 | | - | | - | | | | | | | | PPBPG (2) | SR(7) = 1<br>(1) | PPBPG | PPB | PPBPG | - | - | - | - | - | - | - | | PPBBER | - | PPBBER | PPB | PPB | - | - | - | - | - | - | PPBSER | | DDDCED | SR(7) = 0 | | - | | - | | | | | | | | PPBSER<br>(2) | SR(7) = 1<br>(1) | PPBSER | PPB | PPBSER | - | - | - | - | - | - | - | | PPBEXT | - | PPBEXT | - | = | - | - | (return) | = | (return) | - | - | Table 13.19 PPB Lock Bit Command State Transition | Current State | Command and Condition | Read | Software Reset<br>/ ASO Exit | Status<br>Register Read<br>Enter | Command Set<br>Exit Entry | Command Set<br>Exit (1) | Program Entry | PPB Set | |---------------|-----------------------|----------|------------------------------|----------------------------------|---------------------------|-------------------------|---------------|---------| | | Address | RA | xh | x555h | xh | xh | xh | xh | | | Data | RD | xF0h | x70h | x90h | x00h | xA0h | x00h | | PPBLB | - | PPBLB | READ | PPBLB | PPBLBEXT | - | PPBLBSET | - | | PPBLBSET | - | PPBLBSET | - | - | = | PPBLB | - | PPBLB | | PPBLBEXT | - | PPBLBEXT | - | - | - | READ | - | READ | Table 13.20 Volatile Sector Protection Command State Transition | Current State | Command<br>and<br>Condition | Read | Software<br>Reset / ASO<br>Exit | Status<br>Register<br>Read Enter | Command<br>Set Exit<br>Entry | Command<br>Set Exit | Program<br>Entry | DYB Set<br>Start | DYB Clear<br>Start | |---------------|-----------------------------|--------|---------------------------------|----------------------------------|------------------------------|---------------------|------------------|------------------|--------------------| | | Address | RA | xh | x555h | xh | xh | xh | (SA)xh | (SA)xh | | | Data | RD | xF0h | x70h | x90h | x00h | xA0h | x00h | x01h | | DYB | = | DYB | (return) | DYB | DYBEXT | = | DYBSET | = | = | | DYBSET | = | DYBSET | - | = | - | DYB (-) | = | DYB (-) | DYB (-) | | DYBEXT | = | DYBEXT | - | = | - | (return) | - | (return) | = | <sup>1.</sup> Hang State (time out) only. Locked PPB's will have returned to PPB state. <sup>2.</sup> State will automatically move to PPB state at the completion of the operation. <sup>1.</sup> Matches only valid data for the set command. Table 13.21 Unlock Bypass Command Transition | Current State | Command and Condition | Read | Unlock Bypass<br>Word Program<br>Entry | Unlock Bypass<br>Write to Buffer<br>Entry | Unlock Bypass<br>Erase Entry | Unlock Bypass<br>Reset Entry | Unlock Bypass<br>Reset | |---------------|-----------------------|-------|----------------------------------------|-------------------------------------------|------------------------------|------------------------------|------------------------| | | Address | RA | xh | PA | xh | xh | xh | | | Data | RD | xA0h | x25h | x80h | x90h | x0h | | UB | - | UB | UBPG1 | UBWB | UBER | UBRST | - | | UBRST | - | UBRST | - | - | = | - | READ | Table 13.22 Unlock Bypass Erase State Command Transition | Current State | Command and<br>Condition | Read | Software Reset /<br>ASO Exit | Status Register<br>Read Enter | Chip Erase Start | Sector Erase<br>Start | Erase Suspend<br>Enhanced<br>Method (3) | |---------------|------------------------------|-------|------------------------------|-------------------------------|------------------|-----------------------|-----------------------------------------| | | Address | RA | xh | x555h | xh | (SA)xh | xh | | | Data | RD | xF0h | x70h | x10h | x30h | xB0h | | UBER | - | UBER | - | UB | UBCER | UBSER | - | | UBCER (1) | SR(7) = 0 | UBCER | - | UBCER | | | _ | | OBCER (1) | SR(7) = 1 (2) | UBCER | UB | UBCER | - | - | - | | | SR(7) = 0 and<br>DQ3 = 0 | | | | | UBSER | UBESR | | UBSER (1) | SR(7) = 0 and<br>DQ3 =1 | UBSER | - | UBSER | - | | UBESK | | | SR(7) = 1 and<br>DQ5 = 1 (2) | | UB | | | - | | | UBESR (4) | - | UBESR | - | UBESR | - | - | - | - 1. State will automatically move to UB state at the completion of the operation. - 2. Hang State (time out) only. Sector Protection will have returned to UB state. - 3. Also known as Erase Suspend / Program Suspend Legacy Method. - 4. State will automatically move to UBES state by $t_{\rm ESL}$ . Table 13.23 Unlock Bypass Erase Suspend State Command Transition | Current State | Command and<br>Condition | Read | Software Reset /<br>ASO Exit | Status Register<br>Read Enter | Erase Resume<br>Enhanced<br>Method (1) | Word Program<br>Entry | Write to Buffer<br>Enter | |---------------|--------------------------|------|------------------------------|-------------------------------|----------------------------------------|-----------------------|--------------------------| | | Address | RA | xh | x555h | xh | xh | (SA)xh | | | Data | RD | xF0h | x70h | x30h | xA0h | x25h | | UBES | - | UBES | UBES | UBES | UBSER | UBESPG1 | UBES_WB | ## Note: 1. Also known as Erase Resume / Program Resume Legacy Method. Table 13.24 Unlock Bypass Erase Suspend - Program Command State Transition | Current State | Command and<br>Condition | Read | Software<br>Reset / ASO<br>Exit | Status<br>Register Read<br>Enter | Program<br>Buffer to<br>Flash<br>(confirm) | Erase<br>Suspend<br>Enhanced<br>Method (1) | Program<br>Suspend<br>Enhanced<br>Method | Write Data | |---------------|----------------------------------------------|---------------|---------------------------------|----------------------------------|--------------------------------------------|--------------------------------------------|------------------------------------------|---------------| | | Address | RA | xh | x555h | (SA)xh | xh | xh | xh | | | Data | RD | xF0h | x70h | x29h | xB0h | x51h | xh | | LIDES WD (6) | WC > 127 or<br>SAe ≠ SAc | - UBES_WB | - | - | - | - | - | PGE (UBES) | | UBES_WB (6) | WC ≤ 127 and<br>SAe = SAc | | | | | | | UBES_WB_D | | | WC = -1 and<br>SAe ≠ SAc | UBES_WB_<br>D | - | - | - | - | | PGE (UBES) | | | WC = -1 and<br>SAe = SAc | | | | UBESPG | | | | | UBES_WB_D (6) | WC ≥ 0 and<br>Write Buffer ≠ Write<br>Buffer | | | | - | | | | | | WC ≥ 0 and<br>Write Buffer =<br>Write Buffer | | | | | | | UBES_WB_D (5) | | UBESPG1 | - | UBESPG1 | - | - | - | - | - | UBESPG | | UBESPG (2) | SR(7) = 0 | UBESPG | - | UBESPG | | UBESPSR | UBESPSR | | | | SR(7) = 1 (3) | UDESFG | UBES | | - | - | - | - | | UBESPSR (4) | - | UBESPSR | = | UBESPSR | - | - | = | - | - Also known as Erase Suspend / Program Suspend Legacy Method. Not recommend due to the potential of nested loop errors. Instead Program Suspend Enhanced Method is recommended. - 2. When Program operation is completed with no errors then it will return to Unlock Bypass Erase Suspend. - 3. Hang State (time out) only. Sector Protection will have returned to UBES state. - 4. State will automatically move to UBESPS state by $t_{PSL}$ . - 5. WC counter will automatically decrement by 1. - 6. SAe = SAc: SAe is the SA entered with programming command. SAc is the current command. Table 13.25 Unlock Bypass Erase Suspend - Program Suspend Command State Transition | Current State | Command and<br>Condition | Read | Software Reset /<br>ASO Exit | Status Register<br>Read Enter | Erase Resume<br>Enhanced<br>Method (1) | Program<br>Resume<br>Enhanced<br>Method | |---------------|--------------------------|--------|------------------------------|-------------------------------|----------------------------------------|-----------------------------------------| | | Address | RA | xh | x555h | xh | xh | | | Data | RD | xF0h | x70h | x30h | x50h | | UBESPS | - | UBESPS | UBESPS | UBESPS | UBESPG | UBESPG | ### Note: Document Number: 001-98286 Rev. \*E Page 71 of 109 <sup>1.</sup> Also known as Erase Resume / Program Resume Legacy Method. Not recommend due to the potential of nested loop errors. Instead Program Suspend Enhanced Method is recommended. Table 13.26 Unlock Bypass Program State Command Transition | Current State | Command and<br>Condition | Read | Software<br>Reset / ASO<br>Exit | Status<br>Register Read<br>Enter | Program<br>Buffer to Flash<br>(confirm) | Erase<br>Suspend<br>Enhanced<br>Method (2) | Program<br>Suspend<br>Enhanced<br>Method | Write Data | |---------------|----------------------------------------------|--------|---------------------------------|----------------------------------|-----------------------------------------|--------------------------------------------|------------------------------------------|------------| | | Address | RA | xh | x555h | (SA)xh | xh | xh | xh | | | Data | RD | xF0h | x70h | x29h | xB0h | x51h | xh | | LIDWD (C) | WC > 127 or<br>SAe ≠ SAc | - UBWB | - | - | - | - | - | PGE (UB) | | UBWB (6) | WC ≤ 127 and<br>SAe = SAc | | | | | | | UBWB_D | | | WC = -1 and<br>SAe ≠ SAc | UBWB_D | - | - | - | - | - | PGE (UB) | | | WC = -1 and<br>SAe = SAc | | | | UBPG | | | | | UBWB_D (6) | WC ≥ 0 and<br>Write Buffer ≠<br>Write Buffer | | | | - | | | | | | WC ≥ 0 and<br>Write Buffer =<br>Write Buffer | | | | | | | UBWB_D (5) | | UBPG1 | - | UBPG1 | - | - | - | - | - | UBPG | | LIDDC (4) | SR(7) = 0 | LIDDO | - | UBPG | - | UBPSR | UBPSR | | | UBPG (1) | SR(7) = 1 (3) | UBPG | UB | | | - | - | | | UBPSR (4) | - | UBPSR | - | UBPSR | = | = | - | - | - 1. State will automatically move to UB state at the completion of the operation. - 2. Also known as Erase Suspend / Program Suspend Legacy Method. Not recommend due to the potential of nested loop errors. Instead Program Suspend Enhanced Method is recommended. - 3. Hang State (time out) only. Sector Protection will have returned to UB state. - 4. State will automatically move to UBPS state by $t_{PSL}$ . - 5. WC counter will automatically decrement by 1. - 6. SAe = SAc: SAe is the SA entered with programming command. SAc is the current command. Table 13.27 Unlock Bypass Program Suspend State Command Transition | Current State | Command and<br>Condition | Read | Status Register Read<br>Enter | Erase Resume<br>Enhanced Method (1) | Program Resume<br>Enhanced Method | | |---------------|--------------------------|------|-------------------------------|-------------------------------------|-----------------------------------|--| | | Address | RA | x555h | xh | xh | | | | Data | RD | x70h | x30h | x50h | | | UBPS | - | UBPS | UBPS | UBPG | UBPG | | ## Note: Document Number: 001-98286 Rev. \*E Page 72 of 109 Also known as Erase Resume / Program Resume Legacy Method. Not recommend due to the potential of nested loop errors. Instead Program Suspend Enhanced Method is recommended. Table 13.28 Next State Table Lookup | Current State | Command Transition | Definition | |---------------|--------------------|----------------------------------------| | AS | Table 13.13 | ID (Autoselect) | | CER | Table 13.3 | Chip Erase Start | | CFI | Table 13.12 | CFI Entry | | CONT | Table 13.1 | Continuity Enter | | DYB | Table 13.20 | DYB ASO | | DYBEXT | Table 13.20 | DYB ASO - Command Exit | | DYBSET | Table 13.20 | DYB ASO - Set | | ER | Table 13.3 | Erase Enter | | ERUL1 | Table 13.3 | Erase - Unlock Cycle 1 | | ERUL2 | Table 13.3 | Erase - Unlock Cycle 2 | | ES | Table 13.4 | Erase Suspended | | ESPG | Table 13.6 | Erase Suspended - Program | | ESPG1 | Table 13.6 | Erase Suspended - Word Program | | ESPS | Table 13.7 | Erase Suspended - Program Suspended | | ESPSR | Table 13.6 | Erase Suspended - Program Suspend | | ESS | Table 13.3 | Evaluate Erase Status | | ESR | Table 13.3 | Erase Suspend Request | | ESUL1 | Table 13.5 | Erase Suspended - Unlock Cycle 1 | | ESUL2 | Table 13.5 | Erase Suspended - Unlock Cycle 2 | | ES_WB | Table 13.6 | Erase Suspended - Write to Buffer | | ES_WB_D | Table 13.6 | Erase Suspended - Write to Buffer Data | | LR | Table 13.11 | Lock Register | | LREXT | Table 13.11 | Lock Register - Command Exit | | LRPG | Table 13.11 | Lock Register - Program | | LRPG1 | Table 13.11 | Lock Register - Program Start | | PG | Table 13.8 | Program | | PG1 | Table 13.8 | Word Program | | PGE | Table 13.10 | Programming Error | | PGEUL1 | Table 13.10 | Programming Error - Unlock 1 | | PGUUL2 | Table 13.10 | Programming Error - Unlock 2 | | PP | Table 13.17 | Password ASO | | PPB | Table 13.18 | PPB | | PPBBER | Table 13.18 | PPB - Erase | | PPBEXT | Table 13.18 | PPB - Command Exit | | PPBLB | Table 13.19 | PPB Lock Bit | | PPBLBEXT | Table 13.19 | PPB Lock Bit - Command Exit | | PPBLBSET | Table 13.19 | PPB Lock Bit - Set | | PPBPG | Table 13.18 | PPB - Program | | PPBPG1 | Table 13.18 | PPB - Program Request | | PPBSER | Table 13.18 | PPB - Erase Start | | PPD | Table 13.17 | Password ASO - Data | | PPEXT | Table 13.17 | Password ASO - Command Exit | | PPH | Table 13.17 | Password ASO - Hang | | PPPG | Table 13.17 | Password ASO - Program | | PPPG1 | Table 13.17 | Password ASO - Program Request | | PPV | Table 13.17 | Password ASO - Valid | Table 13.28 Next State Table Lookup | Current State | Command Transition | Definition | |---------------|--------------------|------------------------------------------------------| | PPWB25 | Table 13.17 | Password ASO - Unlock | | PS | Table 13.9 | Program Suspended | | PSR | Table 13.8 | Program Suspend Request | | READ | Table 13.1 | Read Array | | READUL1 | Table 13.2 | Read - Unlock Cycle 1 | | READUL2 | Table 13.2 | Read - Unlock Cycle 2 | | SER | Table 13.3 | Sector Erase Start | | SSR | Table 13.14 | Secure Silicon | | SSREXT | Table 13.15 | Secure Silicon - Command Exit | | SSRPG | Table 13.16 | Secure Silicon - Program | | SSRPG1 | Table 13.16 | Secure Silicon - Word Program | | SSRUL1 | Table 13.15 | Secure Silicon - Unlock Cycle 1 | | SSRUL2 | Table 13.15 | Secure Silicon - Unlock Cycle 2 | | SSR_WB | Table 13.16 | Secure Silicon - Write to Buffer | | SSR_WB_D | Table 13.16 | Secure Silicon - Write to Buffer - Write Data | | UB | Table 13.21 | Unlock Bypass - Enter | | UBCER | Table 13.22 | Unlock Bypass - Chip Erase Start | | UBER | Table 13.22 | Unlock Bypass - Erase Enter | | UBES | Table 13.23 | Unlock Bypass Erase Suspended | | UBESR | Table 13.22 | Unlock Bypass Erase Suspend Request | | UBESPG | Table 13.24 | Unlock Bypass Erase Suspended - Program | | UBESPG1 | Table 13.24 | Unlock Bypass Erase Suspended - Word Program | | UBESPS | Table 13.25 | Unlock Bypass Erase Suspended - Program Suspended | | UBESPSR | Table 13.24 | Unlock Bypass Erase Suspended - Program Suspend | | UBES_WB | Table 13.24 | Unlock Bypass Erase Suspended - Write to Buffer | | UBES_WB_D | Table 13.24 | Unlock Bypass Erase Suspended - Write to Buffer Data | | UBPS | Table 13.27 | Unlock Bypass Program Suspended | | UBPSR | Table 13.26 | Unlock Bypass Program Suspended Request | | UBRST | Table 13.21 | Unlock Bypass- Reset | | UBSER | Table 13.22 | Unlock Bypass - Sector Erase Start | | UBWB | Table 13.26 | Unlock Bypass - Write to Buffer | | UBWB_D | Table 13.26 | Unlock Bypass - Write to Buffer Write Data | | UBPG1 | Table 13.26 | Unlock Bypass - Word Program | | UBPG | Table 13.26 | Unlock Bypass - Program | | WB | Table 13.8 | Write to Buffer | | WB_D | Table 13.8 | Write to Buffer Write Data | ## 14. Electrical Specifications ## 14.1 Absolute Maximum Ratings | Р | arameter | Rating | |----------------------------------------|--------------------------|--------------------------------| | Storage Temperature, Plastic Packages | | -65°C to +150°C | | Ambient Temperature with Power Applied | | -65°C to +125°C | | | V <sub>CC</sub> (Note 1) | -0.5V to +4.0V | | Voltage with Deepest to Cround | V <sub>IO</sub> (Note 1) | -0.5V to +4.0V | | Voltage with Respect to Ground | A9 and ACC (Note 2) | -0.5V to +12.5V | | | All other pins (Note 1) | -0.5V to V <sub>IO</sub> +0.5V | | Output Short Circuit Current (Note 3) | | 200 mA | #### Notes: - Minimum DC voltage on input or I/Os is -0.5V. During voltage transitions, inputs or I/Os may overshoot V<sub>SS</sub> to -2.0V for periods of up to 20 ns. See Figure 14.3. Maximum DC voltage on input or I/Os is V<sub>CC</sub> + 0.5V. During voltage transitions, input or I/O pins may overshoot to V<sub>CC</sub> + 2.0V for periods up to 20 ns. See Figure 14.4. - 2. Minimum DC input voltage on pins A9 and ACC is -0.5V. During voltage transitions, A9 and ACC may overshoot V<sub>SS</sub> to -2.0V for periods of up to 20 ns. See Figure 14.3. Maximum DC input voltage on pin A9 and ACC is +12.5V which may overshoot to +14.0V for periods up to 20 ns. - 3. No more than one output may be shorted to ground at a time. Duration of the short circuit should not be greater than one second. - 4. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this data sheet is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability. ## 14.2 Latchup Characteristics This product complies with JEDEC standard JESD78C latchup testing requirements. ### 14.3 Thermal Resistance Table 14.1 Thermal Resistance | Parameter | Description | TS056 | TS048 | LAE064 | LAA064 | Unit | |-----------|------------------------------------------|-------|-------|--------|--------|------| | Theta Ja | Thermal resistance (junction to ambient) | 52.5 | 45.8 | 38.0 | 28.5 | °C/W | ## 14.4 Operating Ranges Operating ranges define those limits between which the functionality of the device is guaranteed. ## 14.4.1 Temperature Ranges | Parameter Symbol | | Device | Sp | Unit | | |---------------------|----------------------------------|---------------------|-----|------|------| | | | Device | Min | Max | Onit | | | | Industrial (I) | -40 | +85 | | | Ambient Temperature | bient Temperature T <sub>A</sub> | Industrial Plus (V) | -40 | +105 | °C | | | | Extended (N) | -40 | +125 | | ### 14.4.2 Power Supply Voltages | <br> | | |-----------------|-----------------------------------| | V <sub>CC</sub> | 2.7V to 3.6V | | V <sub>IO</sub> | 1.65V to V <sub>CC</sub> + 200 mV | ### 14.4.3 Power-Up and Power-Down During power-up or power-down $V_{CC}$ must always be greater than or equal to $V_{IO}$ ( $V_{CC} \ge V_{IO}$ ). The device ignores all inputs until a time delay of $t_{VCS}$ has elapsed after the moment that $V_{CC}$ and $V_{IO}$ both rise above, and stay above, the minimum $V_{CC}$ and $V_{IO}$ thresholds. During $t_{VCS}$ the device is performing power on reset operations. During power-down or voltage drops below $V_{CC}$ Lockout maximum ( $V_{LKO}$ ), the $V_{CC}$ and $V_{IO}$ voltages must drop below $V_{CC}$ Reset ( $V_{RST}$ ) minimum for a period of $t_{PD}$ for the part to initialize correctly when $V_{CC}$ and $V_{IO}$ again rise to their operating ranges. See Figure 14.2 on page 77. If during a voltage drop the $V_{CC}$ stays above $V_{LKO}$ maximum the part will stay initialized and will work correctly when $V_{CC}$ is again above $V_{CC}$ minimum. If the part locks up from improper initialization, a hardware reset can be used to initialize the part correctly. Normal precautions must be taken for supply decoupling to stabilize the $V_{CC}$ and $V_{IO}$ power supplies. Each device in a system should have the $V_{CC}$ and $V_{IO}$ power supplies decoupled by a suitable capacitor close to the package connections (this capacitor is generally on the order of 0.1 $\mu$ F). At no time should $V_{IO}$ be greater then 200 mV above $V_{CC}$ ( $V_{CC} \ge V_{IO} - 200$ mV). Table 14.2 Power-Up / Power-Down Voltage and Timing | Symbol | Parameter | Min | Max | Unit | |------------------|-----------------------------------------------------------------------------------------------------|-----|-----|------| | V <sub>CC</sub> | V <sub>CC</sub> Power Supply | 2.7 | 3.6 | V | | $V_{LKO}$ | V <sub>CC</sub> level below which re-initialization is required (Note 1) | | 2.5 | V | | V <sub>RST</sub> | V <sub>CC</sub> and V <sub>IO</sub> Low voltage needed to ensure initialization will occur (Note 1) | 1.0 | | V | | t <sub>PD</sub> | Duration of V <sub>CC</sub> ≤ V <sub>RST</sub> (min) (Note 1) | 15 | | μs | #### Note: 1. Not 100% tested. Figure 14.1 Power-Up Figure 14.2 Power-Down and Voltage Drop ## 14.4.4 Input Signal Overshoot Figure 14.3 Maximum Negative Overshoot Waveform Figure 14.4 Maximum Positive Overshoot Waveform ### 15. DC Characteristics Table 15.1 DC Characteristics | Parameter<br>Symbol | Parameter Description (Notes) | Test Conditions | | Min | Typ<br>(Note 1) | Max | Unit | |---------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------------|-----------------|------------------------|----------| | 1 | Input Load Current (Note 2) | $V_{IN} = V_{SS}$ to $V_{IO}$ , | ACC | | | ±2.0 | | | I <sub>LI</sub> | Input Load Current (Note 2) | $V_{CC} = V_{CC \text{ max}}$ | Others | | | ±1.0 | μA | | I <sub>LIT</sub> | A9 Input Load Current | $V_{CC} = V_{CC \text{ max}}, A9 = 12.5V$ | | | | 35 | μΑ | | I <sub>LO</sub> | Output Leakage Current | $V_{OUT} = V_{SS}$ to $V_{IO}$ , $V_{CC} = V_{C}$ | C max | | ±0.02 | ±1.0 | μΑ | | | | CE# = V <sub>IL,</sub> OE# = V <sub>IH</sub> , V <sub>CC</sub> = Address Switching @ 1 MHz | V <sub>CC max,</sub> | | 6.0 | 10 | | | I <sub>CC1</sub> | V <sub>CC</sub> Initial Read Current (Note 2) | CE# = V <sub>IL,</sub> OE# = V <sub>IH</sub> , V <sub>CC</sub> = Address Switching @ 5 MHz | V <sub>CC max,</sub> | | 25 | 30 | mA | | | | CE# = V <sub>IL,</sub> OE# = V <sub>IH</sub> , V <sub>CC</sub> = Address Switching @ 10 MH | V <sub>CC max,</sub><br>z | | 45 | 50 | | | I <sub>IO2</sub> | V <sub>IO</sub> Non-Active Output | CE# = V <sub>IL,</sub> OE# = V <sub>IH</sub> | | | 0.2 | 10 | mA | | I <sub>CC2</sub> | V <sub>CC</sub> Intra-Page Read Current (Note 2) | CE# = V <sub>IL,</sub> OE# = V <sub>IH</sub> , V <sub>CC</sub> = Address Switching @ 33 MH | V <sub>CC max</sub><br>z | | 7.5 | 20 | mA | | I <sub>CC3</sub> | V <sub>CC</sub> Active Erase / Program Current (Notes 3, 4) | CE# = V <sub>IL</sub> , OE# = V <sub>IH</sub> , V <sub>CC</sub> = V <sub>CC max</sub> | | | 50 | 60 | mA | | I <sub>CC4</sub> | V <sub>CC</sub> Standby Current | CE#, RESET# = $V_{IH}$ , OE# = $V_{IH}$ ,<br>$V_{IL} = V_{SS}$ , $V_{IH} = V_{IO}$ , $V_{CC} = V_{CC max}$ | | | 40 | 100 | μΑ | | I <sub>CC5</sub> | V <sub>CC</sub> Reset Current (Notes 4, 9) | RESET# = $V_{IH}$ , $V_{IL}$ = $V_{SS}$ , $V_{IH}$ = $V_{IO}$ , $V_{CC}$ = $V_{CC max}$ | | | 10 | 20 | mA | | loss | Automatic Sleep Mode (Note 5) | $\begin{array}{c} ACC = V_{IH}, \ V_{IL} = V_{SS}, \ V_{IH} = V_{CC} \\ V_{CC} = V_{CC \ max}, \ t_{ACC} + 30 \ ns \end{array}$ | .0 | | 3 | 6 | mA | | I <sub>CC6</sub> | Automatic dicep wode (Note 3) | | V <sub>IO</sub> , | | 40 | 100 | μΑ | | I <sub>CC7</sub> | V <sub>CC</sub> Current during power up (Notes 4, 8) | RESET# = $V_{IO}$ , CE# = $V_{IO}$ , C $V_{CC}$ = $V_{CC}$ max | DE# = V <sub>IO</sub> , | | 53 | 80 | mA | | I <sub>ACC</sub> | ACC Accelerated Program Current | $CE\# = V_{IL}, OE\# = V_{IH}, V_{CC} = V_{CC}max, ACC = V_{HH}$ | ACC<br>V <sub>CC</sub> | | 10<br>50 | 20<br>60 | mA<br>mA | | V <sub>IL</sub> | Input Low Voltage (Note 6) | | - 00 | -0.5 | | 0.3 x V <sub>IO</sub> | V | | V <sub>IH</sub> | Input High Voltage (Note 6) | | | 0.7 x V <sub>IO</sub> | | V <sub>IO</sub> + 0.4 | V | | V <sub>HH</sub> | Voltage for ACC Program Acceleration | $V_{CC} = 2.7 - 3.6 V$ | | 11.5 | | 12.5 | V | | V <sub>ID</sub> | Voltage for Autoselect | $V_{CC} = 2.7 - 3.6 V$ | | 11.5 | | 12.5 | V | | V <sub>OL</sub> | Output Low Voltage (Notes 6, 10) | I <sub>OL</sub> = 100 μA for DQ15-DQ0<br>I <sub>OL</sub> = 2 mA for RY/BY# | | | | 0.15 x V <sub>IO</sub> | V | | V <sub>OH</sub> | Output High Voltage (Note 6) | I <sub>OH</sub> = -100 μA | | 0.85 x V <sub>IO</sub> | | | V | | V <sub>LKO</sub> | Low V <sub>CC</sub> Lock-Out Voltage (Note 4) | | | 2.3 | | 2.5 | V | | V <sub>RST</sub> | Low V <sub>CC</sub> Power on Reset Voltage (Note 4) | | | | 1.0 | | V | - 1. Temperature = +25°C, $V_{CC} = 3V$ . - 2. $I_{CC}$ current listed is typically less than 2 mA / MHz, with OE# at $V_{IH}$ . - 3. I<sub>CC</sub> active while Embedded Erase, Embedded Program, or Write Buffer Programming is in progress. - 4. Not 100% tested. - 5. Automatic sleep mode enables the low power mode when addresses remain stable for $t_{\rm ACC}$ + 30 ns. - 6. $V_{IO} = 1.65V V_{CC}$ or 2.7V V<sub>CC</sub>. - 7. $V_{CC} = 3V$ and $V_{IO} = 3V$ or 1.8V. When $V_{IO}$ is at 1.8V, I/Os cannot operate at 3V. - 8. During power-up there are spikes of current demand, the system needs to be able to supply this current to insure the part initializes correctly. - 9. If an embedded operation is in progress at the start of reset, the current consumption will remain at the embedded operation specification until the embedded operation is stopped by the reset. If no embedded operation is in progress when reset is started, or following the stopping of an embedded operation, I<sub>CC5</sub> will be drawn during the remainder of t<sub>RPH</sub>. After the end of t<sub>RPH</sub> the device will go to standby mode until the next read or write. 10. The recommended pull-up resistor for RY/BY# output is 5k to 10k Ohms. Table 15.2 DC Characteristics, CMOS Compatible In Cabin Temperature (-40°C to +105°C) | Parameter<br>Symbol | Parameter Description (Notes) | Test Conditions | | Min | Typ<br>(Note 1) | Max | Unit | |---------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------------|-----------------|------------------------|----------| | - | Innut I and Compart (Nata 2) | $V_{IN} = V_{SS}$ to $V_{IO}$ , | ACC | | | ±2.0 | | | ILI | Input Load Current (Note 2) | $V_{CC} = V_{CC \text{ max}}$ | Others | | | ±1.0 | μA | | I <sub>LIT</sub> | A9 Input Load Current | $V_{CC} = V_{CC \text{ max}}, A9 = 12.5V$ | | | | 35 | μΑ | | I <sub>LO</sub> | Output Leakage Current | $V_{OUT} = V_{SS}$ to $V_{IO}$ , $V_{CC} = V_{C}$ | C max | | ±0.02 | ±1.0 | μΑ | | | | $CE\# = V_{IL}$ , $OE\# = V_{IH}$ , $V_{CC} =$ Address Switching @ 1 MHz | V <sub>CC max,</sub> | | 6.0 | 10 | | | I <sub>CC1</sub> | V <sub>CC</sub> Initial Read Current (Note 2) | $CE\# = V_{IL}$ , $OE\# = V_{IH}$ , $V_{CC} = Address Switching @ 5 MHz$ | | | 25 | 30 | mA | | | | CE# = V <sub>IL,</sub> OE# = V <sub>IH</sub> , V <sub>CC</sub> = Address Switching @ 10 MH. | V <sub>CC max,</sub><br>z | | 45 | 50 | | | $I_{IO2}$ | V <sub>IO</sub> Non-Active Output | $CE# = V_{IL}, OE# = V_{IH}$ | | | 0.2 | 10 | mA | | $I_{CC2}$ | V <sub>CC</sub> Intra-Page Read Current (Note 2) | $CE\# = V_{IL}$ , $OE\# = V_{IH}$ , $V_{CC} = Address Switching @ 33 MH.$ | V <sub>CC max</sub><br>z | | 7.5 | 20 | mA | | I <sub>CC3</sub> | V <sub>CC</sub> Active Erase / Program Current (Notes 3, 4) | CE# = V <sub>IL</sub> , OE# = V <sub>IH</sub> , V <sub>CC</sub> = | V <sub>CC max</sub> | | 50 | 60 | mA | | I <sub>CC4</sub> | V <sub>CC</sub> Standby Current | CE#, RESET# = $V_{IH}$ , OE# = $V_{IL} = V_{SS}$ , $V_{IH} = V_{IO}$ , $V_{CC} = V_{CC \text{ max}}$ | | | 40 | <200 | μА | | I <sub>CC5</sub> | V <sub>CC</sub> Reset Current (Notes 4, 9) | $\begin{aligned} \text{RESET\#} &= V_{\text{IH}}, V_{\text{IL}} = V_{\text{SS}}, \ V_{\text{IH}} = V_{\text{IO}}, \\ V_{\text{CC}} &= V_{\text{CC max}} \end{aligned}$ | | | 10 | 20 | mA | | 1 | Automatic Sleep Mode (Note 5) | $\begin{array}{l} ACC = V_{IH}, \ V_{IL} = V_{SS}, \ V_{IH} = V_{CC} \\ V_{CC} = V_{CC \ max}, \ t_{ACC} + 30 \ ns \end{array}$ | V <sub>IO</sub> , | | 3 | 6 | mA | | I <sub>CC6</sub> | Automatic Gleep Mode (Note 3) | $ \begin{array}{l} ACC = V_{IH}, \ V_{IL} = V_{SS}, \ V_{IH} = V_{CC} \\ V_{CC} = V_{CC \ max}, \ t_{ASSB} \end{array} $ | √ <sub>IO</sub> , | | 40 | <200 | μΑ | | I <sub>CC7</sub> | V <sub>CC</sub> Current during power up (Notes 4, 8) | RESET# = $V_{IO}$ , CE# = $V_{IO}$ , C | )E# = V <sub>IO</sub> , | | 53 | 80 | mA | | I <sub>ACC</sub> | ACC Accelerated Program Current | $CE\# = V_{IL}, OE\# = V_{IH},$<br>$V_{CC} = V_{CC}max, ACC = V_{HH}$ | ACC<br>V <sub>CC</sub> | | 10<br>50 | 20<br>60 | mA<br>mA | | V <sub>IL</sub> | Input Low Voltage (Note 6) | | | -0.5 | | 0.3 x V <sub>IO</sub> | V | | V <sub>IH</sub> | Input High Voltage (Note 6) | | | 0.7 x V <sub>IO</sub> | | V <sub>IO</sub> + 0.4 | V | | $V_{HH}$ | Voltage for ACC Program Acceleration | V <sub>CC</sub> = 2.7 –3.6V | | 11.5 | | 12.5 | V | | V <sub>ID</sub> | Voltage for Autoselect | V <sub>CC</sub> = 2.7 –3.6V | | 11.5 | | 12.5 | V | | V <sub>OL</sub> | Output Low Voltage (Notes 7, 10) | $I_{OL} = 100 \mu A \text{ for DQ15-DQ0}$<br>$I_{OL} = 2 \text{ mA for RY/BY#}$ | | | | 0.15 x V <sub>IO</sub> | V | | V <sub>OH</sub> | Output High Voltage (Note 6) | I <sub>OH</sub> = -100 μA | | 0.85 x V <sub>IO</sub> | | | V | | V <sub>LKO</sub> | Low V <sub>CC</sub> Lock-Out Voltage (Note 4) | | | 2.3 | | 2.5 | V | | V <sub>RST</sub> | Low V <sub>CC</sub> Power on Reset Voltage (Note 4) | | | | 1.0 | | V | - 1. Temperature = +25°C, $V_{CC} = 3V$ . - 2. $I_{\rm CC}$ current listed is typically less than 2 mA / MHz, with OE# at V $_{\rm IH}$ . - 3. $I_{CC}$ active while Embedded Erase, Embedded Program, or Write Buffer Programming is in progress. - 4. Not 100% tested. - 5. Automatic sleep mode enables the low power mode when addresses remain stable for $t_{\rm ACC}$ + 30 ns. - 6. $V_{IO} = 1.65 V_{CC}$ or $2.7 V_{CC}$ . - 7. $V_{CC} = 3V$ and $V_{IO} = 3V$ or 1.8V. When $V_{IO}$ is at 1.8V, I/Os cannot operate at 3V. - 8. During power-up there are spikes of current demand, the system needs to be able to supply this current to insure the part initializes correctly. - 9. If an embedded operation is in progress at the start of reset, the current consumption will remain at the embedded operation specification until the embedded operation is stopped by the reset. If no embedded operation is in progress when reset is started, or following the stopping of an embedded operation, I<sub>CC5</sub> will be drawn during the remainder of t<sub>RPH</sub>. After the end of t<sub>RPH</sub> the device will go to standby mode until the next read or write. - 10. The recommended pull-up resistor for RY/BY# output is 5k to 10k Ohms. ## 15.1 Capacitance Characteristics Table 15.3 Connector Capacitance for FBGA (LAA) Package | Parameter Symbol | Parameter Description | Test Setup | Тур | Max | Unit | |------------------|--------------------------------|----------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0 | 4 | 7 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0 | 4 | 7 | pF | | C <sub>IN2</sub> | Control Pin Capacitance | V <sub>IN</sub> = 0 | 6 | 8 | pF | | C <sub>IN3</sub> | ACC or WP#/ACC Pin Capacitance | V <sub>IN</sub> = 0 | 4 | 8 | pF | | RY/BY# | Output Capacitance | V <sub>OUT</sub> = 0 | 3 | 5 | pF | #### Notes: - 1. Sampled, not 100% tested. - 2. Test conditions $T_A = 25$ °C, f = 1.0 MHz. Table 15.4 Connector Capacitance for FBGA (LAE) Package | Parameter Symbol | Parameter Description | Test Setup | Тур | Max | Unit | |------------------|--------------------------------|----------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0 | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0 | 4 | 6 | pF | | C <sub>IN2</sub> | Control Pin Capacitance | V <sub>IN</sub> = 0 | 6 | 7 | pF | | C <sub>IN3</sub> | ACC or WP#/ACC Pin Capacitance | V <sub>IN</sub> = 0 | 4 | 8 | pF | | RY/BY# | Output Capacitance | V <sub>OUT</sub> = 0 | 3 | 4 | pF | #### Notes: - 1. Sampled, not 100% tested. - 2. Test conditions $T_A = 25$ °C, f = 1.0 MHz. Table 15.5 Connector Capacitance for FBGA (VBK) Package | Parameter Symbol | Parameter Description | Test Setup | Тур | Max | Unit | |------------------|--------------------------------|----------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0 | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0 | 4 | 6 | pF | | C <sub>IN2</sub> | Control Pin Capacitance | V <sub>IN</sub> = 0 | 6 | 7 | pF | | C <sub>IN3</sub> | ACC or WP#/ACC Pin Capacitance | V <sub>IN</sub> = 0 | 4 | 8 | pF | | RY/BY# | Output Capacitance | V <sub>OUT</sub> = 0 | 3 | 4 | pF | #### Notes: - 1. Sampled, not 100% tested. - 2. Test conditions $T_A = 25$ °C, f = 1.0 MHz. Table 15.6 Connector Capacitance for 56-Pin TSOP and 48-Pin Packages | Parameter Symbol | Parameter Description | Test Setup | Тур | Max | Unit | |------------------|-------------------------|----------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0 | 4 | 7 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0 | 4 | 7 | pF | | C <sub>IN2</sub> | Control Pin Capacitance | V <sub>IN</sub> = 0 | 6 | 8 | pF | Document Number: 001-98286 Rev. \*E Page 81 of 109 Table 15.6 Connector Capacitance for 56-Pin TSOP and 48-Pin Packages | Parameter Symbol | Parameter Description | Test Setup | Тур | Max | Unit | |------------------|--------------------------------|----------------------|-----|-----|------| | C <sub>IN3</sub> | ACC or WP#/ACC Pin Capacitance | V <sub>IN</sub> = 0 | 4 | 8 | pF | | RY/BY# | Output Capacitance | V <sub>OUT</sub> = 0 | 3 | 5 | pF | - 1. Sampled, not 100% tested. - 2. Test conditions $T_A = 25$ °C, f = 1.0 MHz. # 16. Test Specifications # 16.1 Key to Switching Waveforms | Waveform | Inputs Outputs | | | | | |--------------------------------------------------|----------------------------------|----------------------------------------------|--|--|--| | | Steady | | | | | | | Chan | ging from H to L | | | | | _//// | Chan | ging from L to H | | | | | XXXXX | Don't Care, Any Change Permitted | Changing, State Unknown | | | | | <del>\}\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\</del> | Does Not Apply | Center Line is High Impedance State (High-Z) | | | | Figure 16.1 Input Waveforms and Measurement Levels ## 16.2 AC Test Conditions Figure 16.2 Test Setup Table 16.1 Test Specifications | Test Condition | All Speeds | Unit | |---------------------------------------------------------------------|------------------------|------| | Output Load Capacitance, C <sub>L</sub> (including jig capacitance) | 30 | pF | | Input Rise and Fall Times (Note 1) | 1.5 | ns | | Input Pulse Levels | 0.0 or V <sub>IO</sub> | V | | Input timing measurement reference levels | 0.5 V <sub>IO</sub> | V | | Output timing measurement reference levels | 0.5 V <sub>IO</sub> | V | #### Note: 1. Measured between $V_{IL}$ max and $V_{IH}$ min. ## 16.3 Power-On Reset (POR) and Warm Reset Normal precautions must be taken for supply decoupling to stabilize the $V_{CC}$ and $V_{IO}$ power supplies. Each device in a system should have the $V_{CC}$ and $V_{IO}$ power supplies decoupled by a suitable capacitor close to the package connections (this capacitor is generally on the order of 0.1 $\mu$ F). Table 16.2 Power-On and Reset Parameters | Parameter | Description | Limit | Value | Unit | |-------------------|--------------------------------------------------------------|-------|-------|------| | t <sub>VCS</sub> | V <sub>CC</sub> Setup Time to first access (Notes 1, 2) | Min | 50 | μs | | t <sub>VIOS</sub> | V <sub>IO</sub> Setup Time to first access (Notes 1, 2) | Min | 50 | μs | | t <sub>RPH</sub> | RESET# Low to CE# Low | Min | 50 | μs | | t <sub>RP</sub> | RESET# Pulse Width | Min | 200 | ns | | t <sub>RH</sub> | Time between RESET# (High) and CE# (low) | Min | 50 | ns | | t <sub>RB</sub> | RY/BY# output High to CE#, OE# pin Low or Address transition | Min | 0 | ns | | t <sub>CEH</sub> | CE# Pulse Width High | Min | 20 | ns | #### Notes: - 1. Not 100% tested. - 2. Timing measured from $V_{CC}$ reaching $V_{CC}$ minimum and $V_{IO}$ reaching $V_{IO}$ minimum to $V_{IH}$ on Reset and $V_{IL}$ on CE#. - 3. RESET# Low is optional during POR. If RESET is asserted during POR, the later of t<sub>RPH</sub>, t<sub>VIOS</sub>, or t<sub>VCS</sub> will determine when CE# may go Low. If RESET# remains Low after t<sub>VIOS</sub>, or t<sub>VCS</sub> is satisfied, t<sub>RPH</sub> is measured from the end of t<sub>VIOS</sub>, or t<sub>VCS</sub>. RESET must also be High t<sub>RH</sub> before CE# goes Low. - 4. $V_{CC} \ge V_{IO}$ 200 mV during power-up. - 5. V<sub>CC</sub> and V<sub>IO</sub> ramp rate can be non-linear. - 6. Sum of $t_{RP}$ and $t_{RH}$ must be equal to or greater than $t_{RPH}$ . ## 16.3.1 Power-On (Cold) Reset (POR) During the rise of power supplies the $V_{IO}$ supply voltage must remain less than or equal to the $V_{CC}$ supply voltage. $V_{IH}$ also must remain less than or equal to the $V_{IO}$ supply. The Cold Reset Embedded Algorithm requires a relatively long, hundreds of $\mu$ s, period ( $t_{VCS}$ ) to load all of the EAC algorithms and default state from non-volatile memory. During the Cold Reset period all control signals including CE# and RESET# are ignored. If CE# is Low during $t_{VCS}$ the device may draw higher than normal POR current during $t_{VCS}$ but the level of CE# will not affect the Cold Reset EA. CE# or OE# must transition from High to Low or there must be an address transition after $t_{VCS}$ for a valid read operation ( $t_{ACC}$ or $t_{CE}$ is required after $t_{RH}$ ). RESET# may be High or Low during $t_{VCS}$ . If RESET# is Low during $t_{VCS}$ it may remain Low at the end of $t_{VCS}$ to hold the device in the Hardware Reset state. If RESET# is High at the end of $t_{VCS}$ the device will go to the Standby state. When power is first applied, with supply voltage below $V_{RST}$ then rising to reach operating range minimum, internal device configuration and warm reset activities are initiated. CE# is ignored for the duration of the POR operation ( $t_{VCS}$ or $t_{VIOS}$ ). RESET# Low during this POR period is optional. If RESET# is driven Low during POR it must satisfy the Hardware Reset parameters $t_{RP}$ and $t_{RPH}$ . In which case the Reset operations will be completed at the later of $t_{VCS}$ or $t_{VIOS}$ or $t_{RPH}$ . During Cold Reset the device will draw I<sub>CC7</sub> current. ## 16.3.2 Hardware (Warm) Reset During Hardware Reset (t<sub>RPH</sub>) the device will draw I<sub>CC5</sub> current. When RESET# continues to be held at $V_{SS}$ , the device draws CMOS standby current ( $I_{CC4}$ ). If RESET# is held at $V_{IL}$ , but not at $V_{SS}$ , the standby current is greater. If a Cold Reset has not been completed by the device when RESET# is asserted Low after $t_{VCS}$ , the Cold Reset# EA will be performed instead of the Warm RESET#, requiring $t_{VCS}$ time to complete. See Figure 16.4, Hardware Reset on page 85. After the device has completed POR and entered the Standby state, any later transition to the Hardware Reset state will initiate the Warm Reset Embedded Algorithm. A Warm Reset is much shorter than a Cold Reset, taking tens of $\mu$ s ( $t_{RPH}$ ) to complete. During the Warm Reset EA, any in progress Embedded Algorithm is stopped and the EAC is returned to its POR state without reloading EAC algorithms from non-volatile memory. After the Warm Reset EA completes, the interface will remain in the Hardware Reset state if RESET# remains Low. When RESET# returns High the interface will transit to the Standby state. If RESET# is High at the end of the Warm Reset EA, the interface will directly transit to the Standby state. CE# or OE# must transition from High to Low or there must be an address transition after $t_{VCS}$ for a valid read operation ( $t_{ACC}$ or $t_{CE}$ is required). If POR has not been properly completed by the end of $t_{VCS}$ , a later transition to the Hardware Reset state will cause a transition to the Power-on Reset interface state and initiate the Cold Reset Embedded Algorithm. This ensures the device can complete a Cold Reset even if some aspect of the system Power-On voltage ramp-up causes the POR to not initiate or complete correctly. The RY/BY# pin is Low during cold or warm reset as an indication that the device is busy performing reset operations. Hardware Reset is initiated by the RESET# signal going to $V_{IL}$ . RESET# tRP tRPH tRPH tCEH Figure 16.4 Hardware Reset ## 17. AC Characteristics # 17.1 Read-Only Operations **Table 17.1** Read-Only Operations Industrial Temperature (-40°C to +85°C) | Param | eter | | | | | Speed C | ptions | | |-------------------|-------------------|-------------------------------------------------|-----------------------------|---------------------------------|--------|---------|--------|------| | JEDEC | Std. | Descripti | ion | Test Setup | | 70 | 80 | Unit | | <b>.</b> | + | Read Cycle Time (Note 1) | | $V_{IO}$ = 2.7V to $V_{CC}$ | Min | 70 | | ns | | t <sub>AVAV</sub> | t <sub>RC</sub> | Read Cycle Time (Note 1) | | $V_{IO}$ = 1.65V to $V_{CC}$ | IVIIII | | 80 | 115 | | | | Address to Outsut Delay | CF# OF# V | $V_{IO} = 2.7V$ to $V_{CC}$ | May | 70 | | 20 | | t <sub>AVQV</sub> | t <sub>ACC</sub> | Address to Output Delay | CE#, OE# = V <sub>IL</sub> | $V_{IO}$ = 1.65V to $V_{CC}$ | Max | | 80 | ns | | + | | Chin Enable to Output Delay | OE# = V <sub>II</sub> | $V_{IO} = 2.7V$ to $V_{CC}$ | Max | 70 | | ne | | t <sub>ELQV</sub> | t <sub>CE</sub> | Chip Enable to Output Delay | OE# = V <sub>IL</sub> | $V_{IO}$ = 1.65V to $V_{CC}$ | IVIAX | | 80 | ns | | | | Paga Access Time | • | $V_{IO} = 2.7V$ to $V_{CC}$ | Max | 15 | 5 | no | | | t <sub>PACC</sub> | Page Access Time | | $V_{IO}$ = 1.65V to $V_{CC}$ | IVIAX | 2 | 5 | ns | | | | | Dood | $V_{IO} = 2.7V$ to $V_{CC}$ | | 15 | 5 | | | | | Outrot Frankla to Outrot Dalace | Read | $V_{IO}$ = 1.65V to $V_{CC}$ | | 25 | 5 | ns | | $t_{GLQV}$ | t <sub>OE</sub> | Output Enable to Output Delay | Dell | $V_{IO} = 2.7V$ to $V_{CC}$ | Max | 2 | 25 | | | | | | Poll | $V_{IO}$ = 1.65V to $V_{CC}$ | | 35 | 5 | | | | t <sub>ASO</sub> | Address Setup Time | Poll | | Min | 15 | 5 | ns | | | t <sub>AHT</sub> | Address Hold Time | Poll | | Min | 0 | | ns | | | t <sub>CEPH</sub> | CE# High | Poll | | Min | 20 | | ns | | | t <sub>OEP</sub> | OE# Low | Poll | | Min | 2 | 5 | ns | | | t <sub>OEPH</sub> | OE# High | Poll | | Min | 20 | | ns | | | t <sub>OEC</sub> | OE# Cycle Time | Poll | | Min | 60 | ) | ns | | | | Chin Enable to Output High 7 (No | to 1) | $V_{IO} = 2.7V$ to $V_{CC}$ | Max | 15 | 5 | ns | | t <sub>EHQZ</sub> | t <sub>DF</sub> | Chip Enable to Output High-Z (No | ite 1) | $V_{IO}$ = 1.65V to $V_{CC}$ | IVIAX | 20 | ) | ns | | | | Output Frankla to Output High 7 (h | Unto 4) | $V_{IO} = 2.7V$ to $V_{CC}$ | Mari | 15 | 5 | ns | | t <sub>GHQZ</sub> | t <sub>DF</sub> | Output Enable to Output High-Z (N | Note 1) | $V_{IO}$ = 1.65V to $V_{CC}$ | Max | 20 | ) | ns | | t <sub>AXQX</sub> | t <sub>OH</sub> | Output Hold Time From Addresse:<br>Occurs First | s, CE# or OE#, Whichever | | Min | 0 | | ns | | | | Output Enable Hold Time | Read | | Min | 0 | | ns | | | t <sub>OEH</sub> | (Note 1) | Toggle and<br>Data# Polling | | Min | 10 | ) | ns | | | | Automatic Class to Ctandby time | (Note 2) | CE# = V <sub>IL</sub> , Address | Тур | 5 | | μs | | | t <sub>ASSB</sub> | Automatic Sleep to Standby time ( | (Note 2) | stable | Max | 8 | | μs | | t <sub>BLEL</sub> | t <sub>FLEL</sub> | BYTE# Low to CE# | | | Max | 10 | ) | ns | | t <sub>BHEL</sub> | t <sub>FHEL</sub> | BYTE# High to CE# | | | Max | 10 | ) | ns | | t <sub>BLQV</sub> | t <sub>FLQV</sub> | BYTE# Low to Output High-Z (Note 1) | ) | | Max | 10 | ) | ns | | t <sub>BHQV</sub> | t <sub>FHQV</sub> | BYTE# High to Output Delay | | | Max | 10 | ) | ns | <sup>1.</sup> Not 100% tested. <sup>2.</sup> See Figure 16.2 on page 83 and Table 16.1 on page 83 for test specifications. **Table 17.2** Read-Only Operations Industrial Plus Temperature (-40°C to +105°C) | Param | eter | | | | | Speed O <sub>l</sub> | ptions | | |-------------------|-------------------|-----------------------------------------------------------------------|-----------------------------|------------------------------------|--------|----------------------|--------|------| | JEDEC | Std. | Descripti | ion | Test Setup | | 80 | 90 | Unit | | + | | Read Cycle Time (Note 1) | | $V_{IO} = 2.7V$ to $V_{CC}$ | Min | 80 | | ns | | t <sub>AVAV</sub> | t <sub>RC</sub> | Read Cycle Time (Note 1) | | $V_{IO}$ = 1.65V to $V_{CC}$ | IVIIII | | 90 | 115 | | <b>+</b> | 4 | Address to Output Delay | CE#, OE# = V <sub>IL</sub> | $V_{IO} = 2.7V$ to $V_{CC}$ | Max | 80 | | ns | | t <sub>AVQV</sub> | t <sub>ACC</sub> | Address to Odtput Delay | CL#, OL# = V L | $V_{IO}$ = 1.65V to $V_{CC}$ | IVIAX | | 90 | 115 | | <b>t</b> | + | Chip Enable to Output Delay | OE# = V <sub>IL</sub> | $V_{IO}$ = 2.7V to $V_{CC}$ | Max | 80 | | nc | | t <sub>ELQV</sub> | t <sub>CE</sub> | Chip Enable to Output Delay | OL# = VIL | $V_{IO}$ = 1.65V to $V_{CC}$ | IVIAX | | 90 | ns | | | t | Page Access Time | | $V_{IO}$ = 2.7V to $V_{CC}$ | Max | 15 | | ns | | | t <sub>PACC</sub> | rage Access Time | | $V_{IO}$ = 1.65V to $V_{CC}$ | IVIAX | 25 | | 1115 | | | | | Read | $V_{IO} = 2.7V \text{ to } V_{CC}$ | | 15 | | | | + | | Output Enable to Output Delay | Neau | $V_{IO}$ = 1.65V to $V_{CC}$ | Max | 25 | | ns | | $t_{GLQV}$ | t <sub>OE</sub> | Output Eriable to Output Delay | Poll | $V_{IO}$ = 2.7V to $V_{CC}$ | IVIAX | 25 | | 1115 | | | | | Poli | $V_{IO}$ = 1.65V to $V_{CC}$ | | 35 | | | | | t <sub>ASO</sub> | Address Setup Time | Poll | | Min | 15 | | ns | | | t <sub>AHT</sub> | Address Hold Time | Poll | | Min | 0 | | ns | | | t <sub>CEPH</sub> | CE# High | Poll | | Min | 20 | | ns | | | t <sub>OEP</sub> | OE# Low | Poll | | Min | 25 | | ns | | | t <sub>OEPH</sub> | OE# High | Poll | | Min | 20 | | ns | | | t <sub>OEC</sub> | OE# Cycle Time | Poll | | Min | 60 | | ns | | + | | Chip Enable to Output High-Z (Note 1) | $V_{IO}$ = 2.7V to $V_{CC}$ | Max | 15 | | ns | | | <sup>t</sup> EHQZ | t <sub>DF</sub> | Chip Enable to Output High-2 (No | ite i) | $V_{IO}$ = 1.65V to $V_{CC}$ | IVIAX | 20 | | ns | | t | t | Output Enable to Output High-Z ( | Note 1) | $V_{IO}$ = 2.7V to $V_{CC}$ | Max | 15 | | ns | | <sup>t</sup> GHQZ | t <sub>DF</sub> | Output Enable to Output High-2 (i | vote 1) | $V_{IO}$ = 1.65V to $V_{CC}$ | IVIAX | 20 | | ns | | t <sub>AXQX</sub> | t <sub>OH</sub> | Output Hold Time From Addresse Occurs First | s, CE# or OE#, Whichever | | Min | 0 | | ns | | | | Output Enable Hold Time | Read | | Min | 0 | | ns | | | t <sub>OEH</sub> | (Note 1) | Toggle and<br>Data# Polling | | Min | 10 | | ns | | | t | Automotic Steen to Standby time (Note 1) CE# = V <sub>II</sub> , Add | | CE# = V <sub>IL</sub> , Address | Тур | 5 | | μs | | | t <sub>ASSB</sub> | Automatic Sleep to Standby time ( | INOTE I) | stable | Max | 8 | | μs | | t <sub>BLEL</sub> | t <sub>FLEL</sub> | BYTE# Low to CE# | | | Max | 10 | | ns | | t <sub>BHEL</sub> | t <sub>FHEL</sub> | BYTE# High to CE# | | | Max | 10 | | ns | | t <sub>BLQV</sub> | t <sub>FLQV</sub> | BYTE# Low to Output High-Z (Note 1) | ) | | Max | 10 | | ns | | t <sub>BHQV</sub> | t <sub>FHQV</sub> | BYTE# High to Output Delay | | | Max | 10 | | ns | <sup>1.</sup> Not 100% tested. <sup>2.</sup> See Figure 16.2 on page 83 and Table 16.1 on page 83 for test specifications. **Table 17.3** Read-Only Operations Extended Temperature (-40°C to +125°C) | Param | eter | | | | | Speed Options | | | |-------------------|-------------------|-------------------------------------------------------------------|---------------------------------------------|------------------------------|--------|---------------|----|------| | JEDEC | Std. | Descripti | ion | Test Setup | | 80 | 90 | Unit | | + | | Read Cycle Time (Note 1) | | $V_{IO} = 2.7V$ to $V_{CC}$ | Min | 80 | | ns | | t <sub>AVAV</sub> | t <sub>RC</sub> | Read Cycle Time (Note 1) | | $V_{IO}$ = 1.65V to $V_{CC}$ | IVIIII | | 90 | 115 | | <b>+</b> | 4 | Address to Output Delay | CE#, OE# = V <sub>IL</sub> | $V_{IO} = 2.7V$ to $V_{CC}$ | Max | 80 | | ns | | t <sub>AVQV</sub> | t <sub>ACC</sub> | Address to Odiput Delay | CL#, OL# = V L | $V_{IO}$ = 1.65V to $V_{CC}$ | IVIAX | | 90 | 115 | | <b>t</b> | + | Chip Enable to Output Delay | OE# = V <sub>IL</sub> | $V_{IO}$ = 2.7V to $V_{CC}$ | Max | 80 | | ns | | t <sub>ELQV</sub> | t <sub>CE</sub> | Chip Enable to Output Delay | OL# = V L | $V_{IO}$ = 1.65V to $V_{CC}$ | IVIAX | | 90 | 115 | | | | Page Access Time | | $V_{IO}$ = 2.7V to $V_{CC}$ | Max | 15 | ; | ns | | | t <sub>PACC</sub> | rage Access Time | | $V_{IO}$ = 1.65V to $V_{CC}$ | IVIAX | 25 | ; | 115 | | | | | Read | $V_{IO}$ = 2.7V to $V_{CC}$ | | 15 | ; | | | + | | Output Enable to Output Delay | Reau | $V_{IO}$ = 1.65V to $V_{CC}$ | Max | 25 | 5 | ns | | t <sub>GLQV</sub> | t <sub>OE</sub> | Output Eriable to Output Delay | Poll | $V_{IO}$ = 2.7V to $V_{CC}$ | IVIAX | 25 | 5 | 115 | | | | | Poli | $V_{IO}$ = 1.65V to $V_{CC}$ | | 35 | | | | | t <sub>ASO</sub> | Address Setup Time | Poll | | Min | 15 | ; | ns | | | t <sub>AHT</sub> | Address Hold Time | Poll | | Min | 0 | | ns | | | t <sub>CEPH</sub> | CE# High | Poll | | Min | 20 | | ns | | | t <sub>OEP</sub> | OE# Low | Poll | | Min | 25 | 5 | ns | | | t <sub>OEPH</sub> | OE# High | Poll | | Min | 20 | ) | ns | | | t <sub>OEC</sub> | OE# Cycle Time | Poll | | Min | 60 | ) | ns | | + | | Chip Enable to Output High-Z (Note 1) $V_{IO} = 2.7V$ to $V_{CC}$ | $V_{IO}$ = 2.7V to $V_{CC}$ | Max | 15 | 5 | ns | | | t <sub>EHQZ</sub> | t <sub>DF</sub> | Chip Enable to Output High-2 (No | ite i) | $V_{IO}$ = 1.65V to $V_{CC}$ | IVIAX | 20 | ) | ns | | | | Output Enoble to Output High 7 (N | Note 1) | $V_{IO}$ = 2.7V to $V_{CC}$ | Max | 15 | 5 | ns | | <sup>t</sup> GHQZ | t <sub>DF</sub> | Output Enable to Output High-Z (N | Note 1) | $V_{IO}$ = 1.65V to $V_{CC}$ | IVIAX | 20 | ) | ns | | t <sub>AXQX</sub> | t <sub>OH</sub> | Output Hold Time From Addresse Occurs First | s, CE# or OE#, Whichever | | Min | 0 | | ns | | | | Output Enable Hold Time | Read | | Min | 0 | | ns | | | t <sub>OEH</sub> | (Note 1) | Toggle and<br>Data# Polling | | Min | 10 | ) | ns | | | 4. | Automatic Sleep to Standby time ( | me (Note 1) CE# = V <sub>IL</sub> , Address | | Тур | 5 | | μs | | | t <sub>ASSB</sub> | Automatic Sieep to Standby time ( | INOTE I) | stable | Max | 8 | | μs | | t <sub>BLEL</sub> | t <sub>FLEL</sub> | BYTE# Low to CE# | | | Max | 10 | ) | ns | | t <sub>BHEL</sub> | t <sub>FHEL</sub> | BYTE# High to CE# | | | Max | 10 | ) | ns | | t <sub>BLQV</sub> | t <sub>FLQV</sub> | BYTE# Low to Output High-Z (Note 1) | ) | | Max | 10 | ) | ns | | t <sub>BHQV</sub> | t <sub>FHQV</sub> | BYTE# High to Output Delay | | | Max | 10 | ) | ns | <sup>1.</sup> Not 100% tested. <sup>2.</sup> See Figure 16.2 on page 83 and Table 16.1 on page 83 for test specifications. Figure 17.1 Read Operation Timings - 1. Word Configuration: Toggle A0, A1, and A2. - 2. Byte Configuration: Toggle A-1, A0, A2, and A3. Figure 17.2 Back to Back Read ( $t_{ACC}$ ) Operation Timing Diagram - 1. Word Configuration: Toggle A0, A1, and A2. - 2. Byte Configuration: Toggle A-1, A0, A2, and A3. Amax-A0 tACC tOH tCE tOE tOE tDF DQ15-DQ0 Figure 17.3 Back to Back Read Operation (t<sub>RC</sub>)Timing Diagram - 1. Word Configuration: Toggle A0, A1, and A2. - 2. Byte Configuration: Toggle A-1, A0, A2, and A3. - 3. Back to Back operations, in which CE# remains Low between accesses, requires an address change to initiate the second access. Figure 17.4 Page Read Timing Diagram #### Notes: - 1. Word Configuration: Toggle A0, A1, and A2. - 2. Byte Configuration: Toggle A-1, A0, A2, and A3. # 17.2 Asynchronous Write Operations Table 17.4 Write Operations | Parai | meter | | | V <sub>IO</sub> = 2.7V to | V <sub>IO</sub> = 1.65V to | | |-------------------|-------------------|-------------------------------------------------------|-----|---------------------------|----------------------------|------| | JEDEC | Std. | Description | | V <sub>CC</sub> | V <sub>CC</sub> | Unit | | t <sub>AVAV</sub> | t <sub>WC</sub> | Write Cycle Time (Note 1) | Min | 6 | 0 | ns | | t <sub>AVWL</sub> | t <sub>AS</sub> | Address Setup Time | Min | ( | ) | ns | | t <sub>WLAX</sub> | t <sub>AH</sub> | Address Hold Time | Min | 4 | 5 | ns | | t <sub>DVWH</sub> | t <sub>DS</sub> | Data Setup Time | Min | 3 | 0 | ns | | t <sub>WHDX</sub> | t <sub>DH</sub> | Data Hold Time | Min | 0 | | ns | | t <sub>GHWL</sub> | t <sub>GHWL</sub> | Read Recovery Time Before Write (OE# High to WE# Low) | Min | ( | ) | ns | | t <sub>ELWL</sub> | t <sub>CS</sub> | CE# Setup Time | Min | | ) | ns | | t <sub>WHEH</sub> | t <sub>CH</sub> | CE# Hold Time | Min | | ) | ns | | t <sub>WLWH</sub> | t <sub>WP</sub> | Write Pulse Width | Min | 2 | 5 | ns | | t <sub>WHDL</sub> | t <sub>WPH</sub> | Write Pulse Width High | Min | 2 | 0 | ns | | | t <sub>SEA</sub> | Sector Erase Time-Out | Min | 5 | 0 | μs | #### Notes: 1. Not 100% tested. 2. See the Erase And Programming Performance on page 101 for more information. Figure 17.5 Back to Back Write Operation Timing Diagram #### Notes: - 1. Word Configuration: Toggle A0, A1, and A2. - 2. Byte Configuration: Toggle A-1, A0, A2, and A3. Figure 17.6 Back to Back (CE# $V_{IL}$ ) Write Operation Timing Diagram - 1. Word Configuration: Toggle A0, A1, and A2. - 2. Byte Configuration: Toggle A-1, A0, A2, and A3. Figure 17.7 Write to Read (t<sub>ACC</sub>) Operation Timing Diagram - 1. Word Configuration: Toggle A0, A1, and A2. - 2. Byte Configuration: Toggle A-1, A0, A2, and A3. Figure 17.8 Write to Read ( $t_{CE}$ ) Operation Timing Diagram - 1. Word Configuration: Toggle A0, A1, and A2. - 2. Byte Configuration: Toggle A-1, A0, A2, and A3. Figure 17.9 Read to Write (CE# V<sub>IL</sub>) Operation Timing Diagram - 1. Word Configuration: Toggle A0, A1, and A2. - 2. Byte Configuration: Toggle A-1, A0, A2, and A3. Figure 17.10 Read to Write (CE# Toggle) Operation Timing Diagram - 1. Word Configuration: Toggle A0, A1, and A2. - 2. Byte Configuration: Toggle A-1, A0, A2, and A3. Table 17.5 Erase / Program Operations | Para | meter | Description | | V <sub>IO</sub> = 2.7V | V <sub>IO</sub> = 1.65V | Unit | |--------------------------------------------------------------|--------------------|-------------------------------------------------------|-----|------------------------|-------------------------|------| | JEDEC | Std | - Description | | to V <sub>CC</sub> | to V <sub>CC</sub> | Unit | | | | Write Buffer Program Operation | Тур | (Note 3) | | μs | | t <sub>WHWH1</sub> | t <sub>WHWH1</sub> | Effective Write Buffer Program Operation per Word Typ | | (No | te 3) | μs | | | | Program Operation per Word or Page | Тур | (No | te 3) | μs | | t <sub>WHWH2</sub> | t <sub>WHWH2</sub> | Sector Erase Operation (Note 1) | Тур | (No | te 3) | ms | | | t <sub>BUSY</sub> | Erase / Program Valid to RY/BY# Delay | Max | 8 | 0 | ns | | | t <sub>SR/W</sub> | Latency between Read and Write operations (Note 2) | Min | 10 | | ns | | | t <sub>ESL</sub> | Erase Suspend Latency | Max | (Note 3) | | μs | | | t <sub>PSL</sub> | Program Suspend Latency | Max | (Note 3) | | μs | | | t <sub>RB</sub> | RY/BY# Recovery Time | Min | | ) | μs | | | | PPB LOCK Unlock | Min | 8 | 0 | | | | t <sub>PPB</sub> | PPB LOCK UNIOCK | Max | ax 120 | | μs | | | 4 | Data Polling to Protected Sector (Program) | Min | 1 | | μs | | | t <sub>DP</sub> | Data Polling to Protected Sector (Erase) | Min | 100 | | μs | | | t <sub>TOR</sub> | Exceeded Timing Cleared (DQ5) | Max | | 2 | μs | | t <sub>VHH</sub> V <sub>HH</sub> Rise and Fall Time (Note 1) | | V <sub>HH</sub> Rise and Fall Time (Note 1) | Min | 2 | 50 | ns | - 1. Not 100% tested. - 2. Upon the rising edge of WE#, must wait $t_{SRW}$ before switching to another address. - 3. See Table 18.1 on page 101 and Table 18.2 on page 102 for specific values. Figure 17.11 Program Operation Timings - 1. $PA = program \ address, PD = program \ data, D_{OUT}$ is the true data at the program address. - 2. Illustration shows device in word mode. Figure 17.12 Accelerated Program Timing Diagram Figure 17.13 Chip / Sector Erase Operation Timings #### Notes. - 1. SA = sector address (for Sector Erase), VA = Valid Address for reading status data (see Write Operation Status on page 53.) - 2. Illustration shows device in word mode. Figure 17.14 Data# Polling Timings (During Embedded Algorithms) 1. VA = Valid address. Illustration shows first status cycle after command sequence, last status read cycle, and array data read cycle. Figure 17.15 Toggle Bit Timings (During Embedded Algorithms) - 1. VA = Valid address; not required for DQ6. Illustration shows first two status cycle after command sequence, last status read cycle, and array data read cycle. - 2. CE# does not need to go high between status bit reads. ### Figure 17.16 DQ2 vs. DQ6 <sup>1.</sup> DQ2 toggles only when read at an address within an erase-suspended sector. The system may use OE# or CE# to toggle DQ2 and DQ6. ## 17.3 Alternative CE# Controlled Write Operations Table 17.6 Alternate CE# Controlled Erase and Program Operations | Para | meter | | | V <sub>IO</sub> = 2.7V | V <sub>IO</sub> = 1.65V | | |-------------------|-------------------|-------------------------------------------------------|-----|------------------------|-------------------------|------| | JEDEC | Std. | Description | | to V <sub>CC</sub> | to V <sub>CC</sub> | Unit | | t <sub>AVAV</sub> | $t_{WC}$ | Write Cycle Time (Note 1) | Min | 6 | 0 | ns | | t <sub>AVWL</sub> | t <sub>AS</sub> | Address Setup Time | Min | ( | ) | ns | | t <sub>ELAX</sub> | t <sub>AH</sub> | Address Hold Time | Min | 4 | 5 | ns | | t <sub>DVEH</sub> | t <sub>DS</sub> | Data Setup Time | Min | 30 | | ns | | t <sub>EHDX</sub> | t <sub>DH</sub> | Data Hold Time | Min | 0 | | ns | | t <sub>GHEL</sub> | t <sub>GHEL</sub> | Read Recovery Time Before Write (OE# High to CE# Low) | Min | ( | ) | ns | | t <sub>WLEL</sub> | t <sub>WS</sub> | WE# Setup Time | Min | ( | ) | ns | | t <sub>EHWH</sub> | t <sub>WH</sub> | WE# Hold Time | Min | ( | ) | ns | | t <sub>ELEH</sub> | t <sub>CP</sub> | CE# Pulse Width | Min | 2 | 5 | ns | | t <sub>EHEL</sub> | t <sub>CPH</sub> | CE# Pulse Width High | Min | 2 | 0 | ns | | | t <sub>SEA</sub> | Sector Erase Time-Out | Min | 5 | 0 | μs | #### Notes: - 1. Not 100% tested. - 2. See the Erase And Programming Performance on page 101 for more information. Figure 17.17 Back to Back (CE#) Write Operation Timing Diagram - 1. Word Configuration: Toggle A0, A1, and A2. - 2. Byte Configuration: Toggle A-1, A0, A2, and A3. Figure 17.18 (CE#) Write to Read Operation Timing Diagram 1. Word Configuration: Toggle A0, A1, and A2. 2. Byte Configuration: Toggle A-1, A0, A2, and A3. Figure 17.19 Alternate CE# Controlled Write (Erase / Program) Operation Timings - 1. Figure indicates last two bus cycles of a program or erase operation. - 2. $PA = program \ address, \ SA = sector \ address, \ PD = program \ data.$ - 3. DQ7# is the complement of the data written to the device. $D_{OUT}$ is the data written to the device. - 4. Illustration shows device in word mode. ## 18. Erase And Programming Performance The Joint Electron Device Engineering Council (JEDEC) standard JESD22-A117 defines the procedural requirements for performing valid endurance and retention tests based on a qualification specification. This methodology is intended to determine the ability of a flash device to sustain repeated data changes without failure (program / erase endurance) and to retain data for the expected life (data retention). Endurance and retention qualification specifications are specified in JESD47 or may be developed using knowledge-based methods as in JESD94. Table 18.1 Erase and Programming Performance for Industrial Temperature (-40°C to +85°C) | Parameter | | Min | Typ<br>(Note 2) | Max<br>(Note 3) | Unit | Comments | |------------------------------------------------------------------|-------------------------|-----|-----------------|-----------------|------|------------------------------------------------------------------------------------------| | Contra France Time | 8 kB | | 235 | 1000 | | Includes 00h programming | | Sector Erase Time | 64 kB | | 300 | 1000 | ms | prior to erasure | | Chip Erase Time (Note 1) | | | 38.4 | 65.4 | sec | (Note 5) | | Single Word Programming Time (Note 1) | | | 150 | 1200 | μs | | | | 2 byte (Note 1) | | 150 | 1200 | | | | | 32 byte (Note 1) | | 200 | 1200 | | | | Buffer Program Time (Note 4) | 64 byte (Note 1) | | 220 | 1200 | μs | | | | 128 byte (Note 1) | | 300 | 1200 | | | | | 256 byte | | 400 | 1200 | | | | Effective Write Buffer Program<br>Operation per Word | 256 byte | | 3.125 | | μs | Excludes system level overhead | | Total Accelerated Effective Write Buffer | 32 byte (Note 1) | | 200 | 1200 | | (Note 6) | | Program Time | 64 byte | | 220 | 1200 | μs | | | Effective Accelerated Write Buffer<br>Program Operation per Word | 64 byte | | 6.9 | | μs | | | Chip Program Time for a 128-word / 256<br>Operation (Note 1) | 6-byte Write Buffer | | 13.11 | | sec | | | Erase Suspend / Erase Resume (t <sub>ESL</sub> ) | | | | 30 | μs | | | Program Suspend / Program Resume (t | PSL) | | | 23.5 | μs | | | Erase Resume to next Erase Suspend (t <sub>ERS</sub> ) | | | 100 | | μs | Minimum of 60 ns but ≥ typical periods are needed for Erase to progress to completion. | | Program Resume to next Program Susp | end (t <sub>PRS</sub> ) | | 100 | | μs | Minimum of 60 ns but ≥ typical periods are needed for Program to progress to completion. | | Evaluate Erase Status (t <sub>EES</sub> ) | | | 25 | 30 | μs | | - 1. Not 100% tested. - $2. \ \ \textit{Typical program and erase times assume the following conditions:} \ 25^{\circ}\text{C}, \ \textit{V}_{\text{CC}} = 3.0\text{V}, \ 10,000 \ \text{cycles}; \ random \ data \ pattern.$ - 3. Under worst case conditions of 90°C; Worst case $V_{CC}$ , 100,000 cycles, random pattern. - 4. Write buffer Programming time is calculated on a per-word / per-byte basis for a 128-word / 256-byte write buffer operation. - 5. In the pre-programming step of the Embedded Erase algorithm, all bits are programmed to 00h before erasure. - 6. System-level overhead is the time required to execute the command sequence(s) for the program command. See Table 10.5 on page 43 and Table 10.7 on page 47 for further information on command definitions. Table 18.2 Erase and Programming Performance for Industrial Plus Temperature (-40°C to +105°C) | Parameter | Min | Typ<br>(Note 2) | Max<br>(Note 3) | Unit | Comments | | | |-----------------------------------------------------------------------------|-------------------|-----------------|-----------------|------|------------------------------------------------------------------------------------------|-------------------------------------------|--| | Sector Erase Time | 8 kB | | 235 | 1000 | | Includes 00h programming prior to erasure | | | Sector Erase Time | 64 kB | | 300 | 1000 | ms | | | | Chip Erase Time (Note 1) | , | | 38.4 | 65.4 | sec | (Note 5) | | | Single Word Programming Time (Note 1) | | | 150 | 1200 | μs | | | | | 2byte (Note 1) | | 150 | 1200 | | | | | | 32 byte (Note 1) | | 200 | 1200 | | | | | Buffer Program Time (Note 4) | 64 byte (Note 1) | | 220 | 1200 | μs | | | | | 128 byte (Note 1) | | 300 | 1200 | | | | | | 256 byte (Note 1) | | 400 | 1200 | | | | | Effective Write Buffer Program<br>Operation per Word | 256 byte | | 3.125 | | μs | Excludes system level overhead | | | Total Accelerated Effective Write Buffer | 32 byte (Note 1) | | 200 | 1200 | | (Note 6) | | | Program Time | 64 byte | | 220 | 1200 | μs | | | | Effective Accelerated Write Buffer<br>Program Operation per Word | 64 byte | | 6.9 | | μs | | | | Chip Program Time for a 128-word / 256-byte Write Buffer Operation (Note 1) | | | 13.11 | | sec | | | | Erase Suspend / Erase Resume (t <sub>ESL</sub> ) | | | 30 | μs | | | | | Program Suspend / Program Resume (t | | | 23.5 | μs | | | | | Erase Resume to next Erase Suspend ( | | 100 | | μs | Minimum of 60 ns but ≥ typical periods are needed for Erase to progress to completion. | | | | Program Resume to next Program Susp | | 100 | | μs | Minimum of 60 ns but ≥ typical periods are needed for Program to progress to completion. | | | | Evaluate Erase Status (t <sub>EES</sub> ) | | 25 | 30 | μs | | | | - 1. Not 100% tested. - 2. Typical program and erase times assume the following conditions: $25^{\circ}$ C, $V_{CC} = 3.0$ V, 10,000 cycles; random data pattern. - 3. Under worst case conditions of 110°C; Worst case $V_{CC}$ , 100,000 cycles, random pattern. - 4. Write buffer Programming time is calculated on a per-word / per-byte basis for a 3128-word / 256-byte write buffer operation. - 5. In the pre-programming step of the Embedded Erase algorithm, all bits are programmed to 00h before erasure. - 6. System-level overhead is the time required to execute the command sequence(s) for the program command. See Table 10.5 on page 43 and Table 10.7 on page 47 for further information on command definitions. ## 19. Physical Dimensions ## 19.1 TS048—48-Pin Standard Thin Small Outline Package (TSOP) | PACKAGE | TS/TSR 48 | | | | | |---------|---------------|-------|-------|--|--| | JEDEC | MO-142 (D) DD | | | | | | SYMBOL | MIN | NOM | MAX | | | | Α | | | 1.20 | | | | A1 | 0.05 | | 0.15 | | | | A2 | 0.95 | 1.00 | 1.05 | | | | b1 | 0.17 | 0.20 | 0.23 | | | | b | 0.17 | 0.22 | 0.27 | | | | c1 | 0.10 | | 0.16 | | | | С | 0.10 | | 0.21 | | | | D | 19.80 | 20.00 | 20.20 | | | | D1 | 18.30 | 18.40 | 18.50 | | | | E | 11.90 | 12.00 | 12.10 | | | | е | 0.50 BASIC | | | | | | L | 0.50 | 0.60 | 0.70 | | | | Θ | 0° | | 8 | | | | R | 0.08 | | 0.20 | | | | N | 48 | | | | | NOTES 1. DIMENSIONS ARE IN MILLIMETERS (mm). (DIMENSIONING AND TOLERANCING CONFORM TO ANSI Y14.5M-1994). 2. PIN 1 IDENTIFIER FOR STANDARD PIN OUT (DIE UP). 3. PIN 1 IDENTIFIER FOR REVERSE PIN OUT (DIE DOWN): INK OR LASER MARK. TO BE DETERMINED AT THE SEATING PLANE C. THE SEATING PLANE IS DEFINED AS THE PLANE OF CONTACT THAT IS MADE WHEN THE PACKAGE LEADS ARE ALLOWED TO REST FREELY ON A FLAT HORIZONTAL SURFACE. DIMENSIONS D1 AND E DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTRUSION ON E IS 0.15mm PER SIDE AND ON D1 IS 0.25mm PER SIDE. DIMENSION 5 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08mm TOTAL IN EXCESS OF 5 DIMENSION AT MAX. MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD TO BE 0.07mm. 7. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10mm AND 0.25mm FROM THE LEAD TIP. 8. LEAD COPLANARITY SHALL BE WITHIN 0.10mm AS MEASURED FROM THE SEATING PLANE. 9. DIMENSION "e" IS MEASURED AT THE CENTERLINE OF THE LEADS. 5006 \ f16-038 \ 6.5.13 ## 19.2 TS056—56-Pin Standard Thin Small Outline Package (TSOP) | PACKAGE | TS/TSR 56 | | | | | |---------|---------------|-------|-------|--|--| | JEDEC | MO-142 (D) EC | | | | | | SYMBOL | MIN | NOM | MAX | | | | A | | | 1.20 | | | | A1 | 0.05 | | 0.15 | | | | A2 | 0.95 | 1.00 | 1.05 | | | | b1 | 0.17 | 0.20 | 0.23 | | | | b | 0.17 | 0.22 | 0.27 | | | | c1 | 0.10 | | 0.16 | | | | С | 0.10 | | 0.21 | | | | D | 19.80 | 20.00 | 20.20 | | | | D1 | 18.30 | 18.40 | 18.50 | | | | E | 13.90 | 14.00 | 14.10 | | | | е | 0.50 BASIC | | | | | | L | 0.50 | 0.60 | 0.70 | | | | Θ | 0° | | 8 | | | | R | 0.08 | | 0.20 | | | | N | 56 | | | | | NOTES: 1. DIMENSIONS ARE IN MILLIMETERS (mm). (DIMENSIONING AND TOLERANCING CONFORM TO ANSI Y14.5M-1994). (DIMENSIONING AND TOLERANCING CONFORM TO ANSI Y14.5M-PIN 1 IDENTIFIER FOR STANDARD PIN OUT (DIE UP). 3. PIN 1 IDENTIFIER FOR REVERSE PIN OUT (DIE DOWN): INK OR LASER MARK. TO BE DETERMINED AT THE SEATING PLANE C. THE SEATING PLANE IS DEFINED AS THE PLANE OF CONTACT THAT IS MADE WHEN THE PACKAGE LEADS ARE ALLOWED TO REST FREELY ON A FLAT HORIZONTAL SURFACE. DIMENSIONS D1 AND E DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTRUSION ON E IS 0.15mm PER SIDE AND ON D1 IS 0.25mm PER SIDE. DIMENSION 5 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08mm TOTAL IN EXCESS OF 5 DIMENSION AT MAX. MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD TO BE 0.07mm. 7. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10mm AND 0.25mm FROM THE LEAD TIP. 8. LEAD COPLANARITY SHALL BE WITHIN 0.10mm AS MEASURED FROM THE SEATING PLANE. 9. DIMENSION "e" IS MEASURED AT THE CENTERLINE OF THE LEADS. 5009 \ f16-038 \ 6.5.13 ## 19.3 VBK048—Ball Fine-pitch Ball Grid Array (BGA) 8.15 x 6.15 mm Package | PACKAGE | VBK 048 | | | | |---------|----------------------------------|------|------|-----------------------------| | JEDEC | N/A | | | | | | 8.15 mm x 6.15 mm NOM<br>PACKAGE | | | | | SYMBOL | MIN | NOM | MAX | NOTE | | А | | 1.00 | | OVERALL THICKNESS | | A1 | 0.18 | | | BALL HEIGHT | | D | 8.15 BSC. | | | BODY SIZE | | Е | 6.15 BSC. | | | BODY SIZE | | D1 | 5.60 BSC. | | | BALL FOOTPRINT | | E1 | 4.00 BSC. | | | BALL FOOTPRINT | | MD | 8 | | | ROW MATRIX SIZE D DIRECTION | | ME | 6 | | | ROW MATRIX SIZE E DIRECTION | | N | 48 | | | TOTAL BALL COUNT | | φb | 0.33 | | 0.43 | BALL DIAMETER | | е | 0.80 BSC. | | | BALL PITCH | | SD / SE | 0.40 BSC. | | | SOLDER BALL PLACEMENT | | | | | | DEPOPULATED SOLDER BALLS | #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 2. ALL DIMENSIONS ARE IN MILLIMETERS. - BALL POSITION DESIGNATION PER JESD 95-1, SPP-010 (EXCEPT AS NOTED). - 4. e REPRESENTS THE SOLDER BALL GRID PITCH. - 5. SYMBOL "MD" IS THE BALL ROW MATRIX SIZE IN THE "D" DIRECTION. SYMBOL "ME" IS THE BALL COLUMN MATRIX SIZE IN THE "E" DIRECTION. $\ensuremath{\mathsf{N}}$ is the total number of solder balls. DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C. SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW. WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN $\boxtimes$ THE OUTER ROW PARALLEL TO THE D OR E DIMENSION, RESPECTIVELY, SD OR SE = 0.000. WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE = e/2 - 8. NOT USED. - 9. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS. A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS. g1001.2\f16-038.25\07.13.10 ## 19.4 LAA064—64-Ball Fortified Ball Grid Array (BGA) 13 x 11 mm Package | PACKAGE | LAA 064 | | | | |---------|--------------------------------|------|------|--------------------------| | JEDEC | N/A | | | | | | 13.00 mm x 11.00 mm<br>PACKAGE | | | | | SYMBOL | MIN | NOM | MAX | NOTE | | Α | | | 1.40 | PROFILE HEIGHT | | A1 | 0.40 | | | STANDOFF | | A2 | 0.60 | | | BODY THICKNESS | | D | 13.00 BSC. | | | BODY SIZE | | E | 11.00 BSC. | | | BODY SIZE | | D1 | 7.00 BSC. | | | MATRIX FOOTPRINT | | E1 | 7.00 BSC. | | | MATRIX FOOTPRINT | | MD | 8 | | | MATRIX SIZE D DIRECTION | | ME | 8 | | | MATRIX SIZE E DIRECTION | | N | 64 | | | BALL COUNT | | φb | 0.50 | 0.60 | 0.70 | BALL DIAMETER | | eD | 1:00 BSC. | | | BALL PITCH - D DIRECTION | | eЕ | 1.00 BSC. | | | BALL PITCH - E DIRECTION | | SD / SE | 0.50 BSC. | | | SOLDER BALL PLACEMENT | | | NONE | | | DEPOPULATED SOLDER BALLS | #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 2. ALL DIMENSIONS ARE IN MILLIMETERS. - 3. BALL POSITION DESIGNATION PER JESD 95-1, SPP-010 (EXCEPT AS NOTED). - 4. e REPRESENTS THE SOLDER BALL GRID PITCH. - 5. SYMBOL "MD" IS THE BALL ROW MATRIX SIZE IN THE "D" DIRECTION. SYMBOL "ME" IS THE BALL COLUMN MATRIX SIZE IN THE "E" DIRECTION. N IS THE TOTAL NUMBER OF SOLDER BALLS. DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C. SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW. WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW PARALLEL TO THE D OR E DIMENSION, RESPECTIVELY, SD OR SE = 0.000. WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE = $\boxed{\text{e}/2}$ - 8. NOT USED. - 9. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS. 3354 \ 16-038.12d ## 19.5 LAE064—64-Ball Fortified Ball Grid Array (BGA) 9 x 9 mm Package SIDE VIEW | PACKAGE | LAE 064 | | | | |---------|------------------------------|---------|------|--------------------------| | JEDEC | N/A | | | | | | 9.00 mm x 9.00 mm<br>PACKAGE | | | | | SYMBOL | MIN | NOM MAX | | NOTE | | Α | | 1.40 | | PROFILE HEIGHT | | A1 | 0.40 | | | STANDOFF | | A2 | 0.60 | | | BODY THICKNESS | | D | 9.00 BSC. | | | BODY SIZE | | Е | 9.00 BSC. | | | BODY SIZE | | D1 | 7.00 BSC. | | | MATRIX FOOTPRINT | | E1 | 7.00 BSC. | | | MATRIX FOOTPRINT | | MD | 8 | | | MATRIX SIZE D DIRECTION | | ME | 8 | | | MATRIX SIZE E DIRECTION | | N | 64 | | | BALL COUNT | | φb | 0.50 | 0.60 | 0.70 | BALL DIAMETER | | eD | 1:00 BSC. | | | BALL PITCH - D DIRECTION | | eЕ | 1.00 BSC. | | | BALL PITCH - E DIRECTION | | SD / SE | 0.50 BSC. | | | SOLDER BALL PLACEMENT | | | NONE | | | DEPOPULATED SOLDER BALLS | ### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 2. ALL DIMENSIONS ARE IN MILLIMETERS. - 3. BALL POSITION DESIGNATION PER JESD 95-1, SPP-010 EXCEPT AS NOTED). - 4. e REPRESENTS THE SOLDER BALL GRID PITCH. - 5. SYMBOL "MD" IS THE BALL ROW MATRIX SIZE IN THE "D" DIRECTION. - SYMBOL "ME" IS THE BALL COLUMN MATRIX SIZE IN THE "E" DIRECTION. - N IS THE TOTAL NUMBER OF SOLDER BALLS. - DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C. - SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW. - WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW PARALLEL TO THE D OR E DIMENSION, RESPECTIVELY, SD OR SE = 0.000. - WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE = $\boxed{6/2}$ - 8. NOT USED. - 9. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS. 3623 \ 16-038.12 \ 1.16.07 # 20. Revision History ## **Document History Page** | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | |------|---------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | - | BWHA | 12/11/2013 | Initial release | | *A | _ | BWHA | 03/11/2014 | Global: Changed data sheet designation from Advance Information to Preliminary | | *B | _ | BWHA | 04/16/2014 | Common Flash Memory Interface (CFI):<br>Corrected values for Addresses (x16) 22h, 26h, 2Ah, 45h<br>Clarified values for Addresses (x16) 4Eh and 2Eh | | *C | _ | BWHA | 11/26/2014 | Global: Changed 'Automotive In-Cabin' Temperature Range to 'Industrial Plus' Temperature Range. Common Flash Memory Interface (CFI): Command Definitions: Sector Protection Commands (x16) table: corrected 'Password Protection' Addr value to '00' Power-On Reset (POR) and Warm Reset: Power-On and Reset Parameters table: corrected Value for T <sub>RPH</sub> Erase And Programming Performance: Erase and Programming Performance for Industrial Temperature (-40°C to +85°C) table: updated Erase Times Erase and Programming Performance for In Cabin Temperature (-40°C to +105°C) table: updated Erase Times AC Characteristics: Added Notes to Figures 15.1 - 15.3, 15.5 - 15.10, 15.17 - 15.19 | | *D | 4871480 | BWHA | 08/13/2015 | Updated to Cypress template. | | *E | 5560152 | BWHA | 01/04/2017 | Changed status from Preliminary to Final. Added ECC related information in all instances across the document. Added "Automotive AEC-Q100 Grade 3" and "Automotive AEC-Q100 Grade 2' Temperature Range related information in all instances across the document. Updated Ordering Information: Added Automotive AEC-Q100 Grade 2 and Automotive AEC-Q100 Grade 3 Temperature Range details. Updated Valid Combinations: Added Automotive AEC-Q100 Grade 2 and Automotive AEC-Q100 Grade 3 Temperature Range details. Added Other Resources. Updated Device Bus Operations: Added Automatic ECC. Updated Command Definitions: Added ECC Status ASO. Added Data Integrity. Updated Electrical Specifications: Added Thermal Resistance. Updated Erase And Programming Performance: Updated Table 18.1. Updated Table 18.2. Completing Sunset Review. | ## Sales, Solutions, and Legal Information ### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. cypress.com/usb cypress.com/wireless ### **Products** **USB** Controllers Wireless/RF ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Lighting & Power Control cypress.com/powerpsoc Memory cypress.com/memory **PSoC** cypress.com/psoc **Touch Sensing** cypress.com/touch ### PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ### **Cypress Developer Community** Forums | Projects | Video | Blogs | Training | Components ### **Technical Support** cypress.com/support Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 001-98286 Rev. \*E Revised January 04, 2017 Page 109 of 109 <sup>©</sup> Cypress Semiconductor Corporation, 2013–2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.