# dsPIC33EPXXXGM3XX/6XX/7XX Family Silicon Errata and Data Sheet Clarification The dsPIC33EPXXXGM3XX/6XX/7XX family devices that you have received conform functionally to the current Device Data Sheet (DS70000689**D**), except for the anomalies described in this document. The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2. The errata described in this document will be addressed in future revisions of dsPIC33EPXXXGM3XX/6XX/7XX family silicon. Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (A3). Data Sheet clarifications and corrections start on Page 23, following the discussion of silicon issues. The silicon revision level can be identified using the current version of MPLAB® IDE and Microchip's programmers, debuggers and emulation tools, which are available at the Microchip corporate web site (www.microchip.com). For example, to identify the silicon revision level using MPLAB IDE in conjunction with a hardware debugger: - 1. Using the appropriate interface, connect the device to the hardware debugger. - 2. Open an MPLAB IDE project. - 3. Configure the MPLAB IDE project for the appropriate device and hardware debugger. - 4. Based on the version of MPLAB IDE you are using, do one of the following: - a) For MPLAB IDE 8, select <u>Programmer ></u> Reconnect. - b) For MPLAB X IDE, select <u>Window > Dash-board</u> and click the **Refresh Debug Tool**Status icon ( ). - 5. Depending on the development tool used, the part number *and* Device Revision ID value appear in the **Output** window. **Note:** If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance. The DEVREV values for the various dsPIC33EPXXXGM3XX/6XX/7XX family silicon revisions are shown in Table 1. TABLE 1: SILICON DEVREV VALUES | Bord Mountain | Device ID <sup>(1)</sup> | Revis | ion ID for S | ilicon Revi | sion <sup>(2)</sup> | |-------------------|--------------------------|--------|--------------|-------------|---------------------| | Part Number | Device ID(*) | A0 | A1 | A2 | А3 | | dsPIC33EP128GM304 | 0x1B40 | | | | | | dsPIC33EP128GM604 | 0x1B48 | | | | | | dsPIC33EP128GM306 | 0x1B43 | 1 | | | | | dsPIC33EP128GM706 | 0x1B4B | | | | | | dsPIC33EP128GM310 | 0x1B47 | 1 | | | | | dsPIC33EP128GM710 | 0x1B4F | 1 | | | | | dsPIC33EP256GM304 | 0x1B80 | 1 | | | | | dsPIC33EP256GM604 | 0x1B88 | 1 | | | | | dsPIC33EP256GM306 | 0x1B83 | 0×4000 | 0×4004 | 0x4002 | 0.4002 | | dsPIC33EP256GM706 | 0x1B8B | 0x4000 | 0x4001 | 0X4002 | 0x4003 | | dsPIC33EP256GM310 | 0x1B87 | 1 | | | | | dsPIC33EP256GM710 | 0x1B8F | 1 | | | | | dsPIC33EP512GM304 | 0x1BC0 | 1 | | | | | dsPIC33EP512GM604 | 0x1BC8 | | | | | | dsPIC33EP512GM306 | 0x1BC3 | 1 | | | | | dsPIC33EP512GM706 | 0x1BCB | 1 | | | | | dsPIC33EP512GM310 | 0x1BC7 | 1 | | | | | dsPIC33EP512GM710 | 0x1BCF | 1 | | | | Note 1: The Device IDs (DEVID and DEVREV) are located at the last two implemented addresses of configuration memory space. They are shown in hexadecimal in the format "DEVID DEVREV". <sup>2:</sup> Refer to the "dsPIC33EPXXXGM3XX/6XX/7XX Flash Programming Specification" (DS70000685) for detailed information on Device and Revision IDs for your specific device. TABLE 2: SILICON ISSUE SUMMARY | Module | Feature | Item<br>Number | Issue Summary | ı | Affe<br>Revis | cted<br>ions <sup>(1</sup> | 1) | |---------------|----------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------------|----------------------------|----| | | | Number | | Α0 | A1 | A2 | А3 | | Core | CPU | 1. | Limited execution speed (44/64-pin and 100/121-pin devices). | Х | | | | | Core | Program<br>Memory | 2. | The address error trap may occur while accessing certain program memory locations. | Х | Х | Х | Х | | SPI | Frame Sync<br>Pulse | 3. | When in SPIx Slave mode with the Frame Sync pulse set as an input, FRMDLY must be set to '0'. | Χ | Х | Х | Х | | SPI | Frame Master<br>Mode | 4. | Received data is right-shifted under certain conditions. | X | Х | Х | Х | | Input Capture | Synchronous<br>Cascade mode | 5. | Even numbered timer does not reset on a source clock rollover in a synchronous cascaded operation. | X | Х | Х | Х | | PWM | Immediate<br>Update | 6. | Dead time is not asserted when PDCx is updated to cause an immediate transition on the PWMxH and PWMxL outputs. | X | Х | Х | X | | PWM | PWM Override | 7. | Under certain circumstances, updates to the OVRENH and OVRENL bits may be ignored by the PWMx module. | Х | Х | | | | PWM | Complementary<br>Mode | 8. | With dead time greater than zero, 0% and 100% duty cycles cannot be obtained on PWMxL and PWMxH outputs. | Х | Х | Х | Х | | PWM | Center-Aligned<br>Mode | 9. | Under certain conditions, the PWMxH and PWMxL outputs are deasserted. | X | Х | Х | Х | | PWM | Current Reset<br>Mode | 10. | PWM Resets only occur on alternate cycles in Current Reset mode. | Х | Х | Х | Х | | PWM | Master Time<br>Base Mode | 11. | When the Immediate Update is disabled, certain changes to the PHASEx register may result in missing dead time. | Х | Х | Х | Х | | PWM | Redundant/<br>Push-Pull<br>Output Mode | 12. | When the Immediate Update is disabled, changing the duty cycle value from a non-zero value to zero will produce a glitch pulse equal to 1 PWM clock. | Х | Х | Х | Х | | PWM | Complementary<br>Mode | 13. | If PWM override is turned off during dead time, then<br>the PWM generator may not provide dead time on<br>the corresponding PWMxH-PWMxL edge transition. | X | Х | Х | Х | | ADC | DONE bit | 14. | DONE bit does not work when an external interrupt is selected as the ADC trigger source. | Х | Х | Х | Х | | ADC | Analog Channel | 15. | Selecting the same ANx input for CH0 and CH1 results in erroneous readings for CH1. | Х | Х | Х | Х | | CAN | DMA | 16. | Write collisions on a DMA-enabled CAN module do not generate DMAC error traps. | Х | Х | Х | Х | | JTAG | I/O | 17. | MCLR pin operation may be disabled. | Χ | Х | Х | Х | | JTAG | I/O | 18. | Active-high logic pulse on the I/O pin with TMS function at POR. | Х | Х | Х | Х | | QEI | Velocity Counter | 19. | Under certain circumstances, the Velocity Counter x register (VELxCNT) misses count pulses. | Х | Х | Х | Х | | FRC | FRC Accuracy | 20. | Change in the FRC accuracy. | Х | | | | **Note 1:** Only those issues indicated in the last column apply to the current silicon revision. TABLE 2: SILICON ISSUE SUMMARY (CONTINUED) | Module | Feature | Item<br>Number | Issue Summary | I | Affe<br>Revis | cted<br>ions <sup>(1</sup> | ) | |----------------------|-------------------------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------------|----------------------------|----| | | | Number | | A0 | A1 | A2 | А3 | | Op Amp | Op Amp Offset<br>Voltage | 21. | Drift in the op amp offset voltage. | Х | Х | Х | Х | | CPU | div.sd | 22. | When using the signed 32-by-16-bit division instruction, div.sd, the Overflow bit is not getting set when an overflow occurs. | Х | Х | Х | Х | | Output<br>Compare | PWM Mode | 23. | In the scaled down timer source for the Output Compare module, the first PWM pulse may not appear on the OCx pin. | X | Х | Х | X | | Output<br>Compare | Interrupt | 24. | Under certain circumstances, an Output Compare match may cause the Output Compare x Interrupt Flag (OCxIF) bit to become set prior to the Change-of-State (COS) of the OCx pin. | Х | Х | Х | Х | | CPU | DO Loop | 25. | PSV access, including Table Reads or Writes in the last instruction of a DO loop, is not allowed. | Х | Х | Х | Х | | PWM | PWM SWAP | 26. | In Center-Aligned mode, there is missing dead time when SWAP is disabled. | Х | Х | Х | Х | | PWM | Center-Aligned<br>Mode | 27. | Updates to the PHASEx registers occur only at the middle of the center-aligned PWM cycle. | Х | Х | Х | Х | | ADC | Integral<br>Nonlinearity (INL)<br>Specification | 28. | The AC/DC electrical characteristic, Integral Nonlinearity error in the ADC module, is not within the specifications published in the data sheet. | Х | Х | Х | | | PWM | Push-Pull Mode | 29. | Period register writes may produce back-to-back pulses under certain conditions. | Х | Х | Х | Х | | PWM | Trigger Compare<br>Match | 30. | First PWM/ADC trigger event on TRIGx match may not occur under certain conditions. | Х | Х | Х | Х | | Input Capture | Cascade Mode | 31. | When IC is used in Cascaded mode, the even timer does not increment immediately when the odd timer rolls over, but instead occurs one cycle after the rollover. | Х | Х | Х | X | | SPI | DMA | 32. | The data transferred from DMA to the SPIx buffer may get corrupted if the CPU accesses the Special Function Registers (SFRs) during the data transfer. | Х | Х | Х | Х | | Core | DO Loop | 33. | $_{ m DO}$ loops may work incorrectly if nested interrupts are enabled and interrupts occur during the last two instructions of the $_{ m DO}$ loop. | X | Х | Х | X | | Core | Variable Interrupt<br>Latency | 34. | Address error trap may occur under certain circumstances if Variable Interrupt Latency mode is enabled. | Х | Х | Х | Х | | Power-Saving<br>Mode | Doze Mode | 35. | Stack error trap may occur under certain circumstances if the processor is switched between normal mode and Doze mode. | Х | Х | Х | Х | | SPI | SPIx Enable | 36. | When the SPIx module is enabled for the first time, there may be a spurious clock on the SCKx pin, which causes a mismatch between the clock and data lines. | X | Х | Х | Х | **Note 1:** Only those issues indicated in the last column apply to the current silicon revision. TABLE 2: SILICON ISSUE SUMMARY (CONTINUED) | Module Feature | | Item<br>Number | Issue Summary | | Affected<br>Revisions <sup>(1)</sup> | | | |----------------|--------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--------------------------------------|----|----| | | | Number | | A0 | <b>A</b> 1 | A2 | А3 | | Data Memory | Stack Error Trap | | the CPU is assigned a lower data bus master riority level than either the DMA Controller or USB, y configuring the MSTRPR register to any value ther than 0x0000, then executing an ULNK instruction will result in a stack error trap. | | Х | Х | Х | | SPI | Master Mode | 38. | Received data is shifted by 1 bit when $CKP = 1$ and $CKE = 0$ . | Х | Х | Х | Х | | PTG | Debug Mode | 39. | Single-stepping of the command sequence queue when device is in Debug mode is not functional. | Х | Х | Х | Х | | PTG | PTGADD/<br>PTGCOPY | 40. | PTGADD and PTGCOPY commands do not change the counter limit values. | Х | Х | Х | Х | Note 1: Only those issues indicated in the last column apply to the current silicon revision. #### Silicon Errata Issues Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (A3). #### 1. Module: Core For 44/64-pin and 100/121-pin devices, code execution may be unreliable under the following conditions: - From -40°C to +85°C for Fosc above 120 MHz (60 MIPS) - From +85°C to +125°C for Fosc above 100 MHz (50 MIPS) - From +125°C to +150°C for Fosc above 60 MHz (30 MIPS) #### Work around Do not use clock speeds above 120 MHz for applications operating in the industrial temperature range (-40°C to +85°C) or above 100 MHz for temperatures in the extended range (+85°C to +125°C), or above 60 MHz for the high-temperature range (+125°C to +150°C). #### **Affected Silicon Revisions** | Α0 | A1 | A2 | А3 | | | |----|----|----|----|--|--| | Χ | | | | | | #### 2. Module: Core An unexpected address error trap may occur during accesses to program memory addresses, 001h through 200h. This has been observed when one or more interrupt requests are asserted while reading or writing program memory addresses using TBLRDH/L, TBLWTH/L or PSV-based instructions. #### Work around Before executing instructions that read or write program memory addresses, 001h through 200h, disable interrupts using the DISI instruction. #### **Affected Silicon Revisions** | A0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Χ | Χ | Χ | Х | | | #### 3. Module: SPI When in SPIx Slave mode (MSTEN bit (SPIxCON1<5>) = 0) and using the Frame Sync pulse output feature (FRMEN bit (SPIxCON2<15>) = 1) in Slave mode (SPIFSD bit (SPIxCON2<14>) = 1), the Frame Sync Pulse Edge Select bit (FRMDLY bit (SPIxCON2<1>) = 0) must be set to '0'. #### Work around None. The Frame Sync Pulse Edge Select bit, FRMDLY, cannot be set to produce a Frame Sync pulse that coincides with the first bit clock. | A0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Χ | Χ | Χ | Χ | | | #### 4. Module: SPI When SPIx is operating in Master mode and Framed SPIx mode is enabled (SPIxCON1<5> = 1 and SPIxCON2<15> = 1), received data may be shifted to the right by one bit when the following conditions are also true: - The Frame Sync pulse is configured as an output (SPISFD (SPIxCON2<14>) = 0). - Input data is sampled at the end of data output time (SMP (SPIxCON1<9>) = 1). #### Work around Clear the SMP bit while using SPIx Frame Master mode; this changes data sampling to the start of data output time. #### **Affected Silicon Revisions** | A0 | A1 | A2 | А3 | | | |----|----|----|----|--|--| | Χ | Х | Χ | Х | | | #### 5. Module: Input Capture The even numbered timer does not reset on a source clock rollover in Synchronous Cascaded mode operation. In the cascaded configuration, ICy:ICx (ICy represents the even numbered modules and ICx represents the odd numbered modules), ICy and ICx form a single 32-bit module. In Synchronous Cascaded mode (IC32 = 1, ICTRIG = 0 and the SYNCSEL<4:0> bits are not equal to 0h), both timers, ICyTMR:ICxTMR, must reset on a Sync\_trig input from the 32-bit source timers, but only the odd timer (ICxTMR) is getting reset on a Sync Trigger input. #### Work around None. | A0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Χ | Χ | Χ | Χ | | | #### 6. Module: PWM The PWM generator may not assert dead time on the edges of transitions. This has been observed when all of the following conditions are present: - The PWM generator is configured to operate in Complementary mode with Independent Time Base (ITB) or master time base; - · Immediate update is enabled; and - The value in the PDC register is updated in such a manner that the PWMxH and PWMxL outputs make an immediate transition. The current duty cycle, PDCoLD, newly calculated duty cycle, PDCNEW, and the point at which a write to the Duty Cycle register occurs within the PWM time base, will determine if the PWMxH and PWMxL outputs make an immediate transition. PWMxH and PWMxL outputs make an immediate transition if the Duty Cycle register is written with a new value, PDCNEW, at a point of time when the PWM time base is counting a value that is in between PDCNEW and PDCoLD. Additionally, writing to the Duty Cycle register, close to the instant of time where dead time is being applied, may result in a reduced dead time which is effective on the PWMxH and PWMxL transition edges. In Figure 1, if the duty cycle write occurred in the shaded box, then PWMxH and PWMxL will make an immediate transition without dead time. FIGURE 1: TIMING DIAGRAMS FOR CENTER-ALIGNED AND EDGE-ALIGNED MODES #### Work around None. In most applications, the duty cycle update timing can be controlled using the TRIGx trigger, or Special Event Trigger, such that the above mentioned conditions are avoided altogether. | A0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Χ | Χ | Χ | Χ | | | #### 7. Module: PWM Under certain circumstances, an update to the IOCONx register to turn off the override will be ignored by the PWMx module. The issue has been observed to occur when the IOCONx update to turn off the override occurs close to the time when dead time is being applied. #### Work around - 1. Turn off the PWM dead time. - 2. Alternatively, turn off the PWM override with the following procedure: - a) Disable the PWMx module (PTEN = 0) - b) Clear the Override Enable bits (OVRENH = 0 and OVRENL = 0) - c) Enable the PWMx module (PTEN = 1) #### **Affected Silicon Revisions** | Α0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Х | Х | | | | | #### 8. Module: PWM This issue is applicable when a PWM generator is configured to operate in Independent Time Base mode with either Center-Aligned Complementary mode or Edge-Aligned Complementary mode. When dead time is non-zero, PWMxL is not asserted for 100% of the time when PDCx is zero. Similarly, when dead time is non-zero, PWMxH is not asserted for 100% of the time when PDCx is equal to PHASEx. This issue also applies to Master Time Base mode. #### Work around In Center-Aligned mode: - To obtain 0% duty cycle, zero out the ALTDTRx register and then write zero to the PDCx register. - To obtain 100% duty cycle, zero out the ALTDTRx register and then write (PHASEx + 2) to the PDCx register. In Edge-Aligned mode: - To obtain 0% duty cycle, zero out the registers, DTRx and ALTDTRx, and then write zero to the PDCx register. - To obtain 100% duty cycle, zero out the registers, DTRx and ALTDTRx, and then write (PHASEx + 1) to the PDCx register. Alternatively, in both Center-Aligned and Edge-Aligned PWM modes, 0% and 100% duty cycle can be obtained by enabling the PWM override (IOCONx<9:8> = 0b11) with the Output Override Synchronization bit (IOCONx<0> = 1) set: - For 0% duty cycle, set the value of the Override Data (IOCONx<7:6>) for the PWMxH and PWMxL pins as '0b01' - For 100% duty cycle, set the value of the Override Data (IOCONx<7:6>) for the PWMxH and PWMxL pins as '0b10' | A0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Х | Х | Х | Х | | | #### 9. Module: PWM In Center-Aligned Complementary mode with Independent Time Base, if the value in the PDCx register is less than one-half the value in the ALTDTRx register, the PWM generator will force the PWMxL to low, and on the PWMxH, generates pulses of a width less than twice the dead time, as shown in Figure 2. FIGURE 2: PWM GENERATOR TIMING DIAGRAM #### Work around Include a software routine to ensure that the duty cycle value written to the PDCx register is at least one-half of the value in ALTDTRx. Example 1 shows one method, with PDCtemp representing the variable which has the value to be written to the PDCx register. Alternatively, for duty cycle values less than half the desired dead-time value, zero out the ALTDTRx register or dynamically reduce the value in the ALTDTRx register, such that ALTDTRx is always equal to 2 \* PDCx, as shown in Example 2. #### **EXAMPLE 1: WORK AROUND CODE** ``` Altdtr_by2 = ALTDTRx / 2; if (PDCtemp < Altdtr_by2) { PDCx = Altdtr_by2; } else { PDCx = PDCtemp; }</pre> ``` #### **EXAMPLE 2: WORK AROUND CODE** ``` #define DESIRED_DEADTIME 100 if (PDCtemp < (DESIRED_DEADTIME/2)) { ALTDTRx = PDCtemp * 2; PDCx = PDCtemp; } else { ALTDTRx = DESIRED_DEADTIME; PDCx = PDCtemp; }</pre> ``` #### **Affected Silicon Revisions** | A0 | A1 | A2 | А3 | | | |----|----|----|----|--|--| | Χ | Х | Х | Х | | | #### 10. Module: PWM When the PWM generator is configured to operate in Current Reset mode (XPRES (PWMCONx<1>) = 1 with Independent Time Base mode (ITB (PWMCONx<9>) = 1), the PWM Reset will happen only in every alternate PWM cycle. #### Work around Generate an interrupt when the comparator state changes. This interrupt should be high priority and could be either a comparator interrupt or PWM Fault interrupt. The current-limit interrupt does not function in this mode. Inside the interrupt, update PHASEx (period value) with a value less than the programmed duty cycle and then immediately update the PHASEx register with the value, as required by the application (PWM\_period) shown in Example 3. #### EXAMPLE 3: WORK AROUND CODE ``` PWMx ISR: { PHASEx = PDCx - 100; PHASEx = PWM_period; PWMxIF =0; } ``` When the External Current Reset signal is applied to the PWM generator (configured using Current-Limit Signal Source Select bits (CLSRC<4:0>) in the PWM Fault Current-Limit Control registers (FCLCONx<14:10>)), depending on the PWM resolution selected, PCLKDIV<2:0> (PTCON2<2:0>), the maximum pulse width of the External Current Reset signal is to be restricted to less than the values as shown in Table 3. TABLE 3: MAXIMUM EXTERNAL CURRENT RESET SIGNAL WIDTH | PCLKDIV<2:0> | Max. External Current Reset<br>Signal Width (in nS) | |--------------|-----------------------------------------------------| | 000 | 20 | | 001 | 40 | | 010 | 80 | | 011 | 160 | | 100 | 320 | | 101 | 640 | | 110 | 1280 | #### **Affected Silicon Revisions** | Α0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Χ | Χ | Χ | Χ | | | #### 11. Module: PWM In Edge-Aligned Complementary mode, changes to the PHASEx register under certain circumstances will result in missing dead time at the PWMxH-to-PWMxL transition. This has been observed only when all of the following are true: - Master Time Base mode is enabled (PWMCONx<9> = 0); - PHASEx is changed after the PWMx module is enabled; and - The PHASEx register value is changed, so that either PHASEx < DTRx or PHASEx > PDCx. #### Work around None. | Α0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Χ | Χ | Χ | Χ | | | #### 12. Module: PWM In certain output modes, the PWMx module produces a pulse glitch of one PWM clock in width (Figure 3). This has been observed only when all of the following are true: - Either Redundant or Push-Pull Output mode is selected (IOCONx<11:10> = 10 or 01); - Immediate Update is disabled (PWMCONx<0> = 0); and - The value of the current Duty Cycle register (either the PDCx or MDC register, as determined by PWMCONx<8>) is updated to zero from any non-zero value. The pulse glitch has been observed to occur at the beginning of the following PWM boundary period. #### FIGURE 3: #### Work around If the application requires a duty cycle of zero, two possible work arounds are available. - Use the PWM overrides to force the output to a low state, instead of writing a '0' to the Duty Cycle register. When using this method, the PWM override must be disabled when the duty cycle is a non-zero value. If output override synchronization is configured to occur on CPU clock boundaries (IOCONx<0> = 0), enabling and disabling the override must be timed to occur as closely as possible to the PWM period boundary. - Configure the module for Immediate Update (PWMCONx<0> = 1) before enabling the module. In this mode, writes to the Duty Cycle register have an immediate effect on the output. As with the previous work around, writes to the Duty Cycle register must be timed to occur as close to the PWM period boundary as possible in order to avoid distortion of the output. #### Affected Silicon Revisions | A | 40 | <b>A</b> 1 | A2 | А3 | | | |---|----|------------|----|----|--|--| | | Χ | Χ | Χ | Χ | | | #### 13. Module: PWM In Complementary Output mode, the expected dead time between transitions of the PWMxH and PWMxL outputs may not be asserted when the following occurs: - Output override synchronization is configured to occur on the CPU clock boundary (IOCONx<0> = 0); - Both PWMxH and PWMxL overrides are enabled prior to the event (OVRENH and OVRENL are both '1'), and - Both overrides are disabled (OVRENH and OVRENL are both '0') at the instant the dead time should be asserted (Figure 4). This has been observed in both Center-Aligned and Edge-Aligned modes. #### FIGURE 4: #### Work around None. | A0 | <b>A</b> 1 | <b>A2</b> | А3 | | | |----|------------|-----------|----|--|--| | Χ | Χ | Χ | Χ | | | #### 14. Module: ADC The ADC Conversion Status (DONE) bit (ADxCON1<0>) does not indicate completion of a conversion when an external interrupt is selected as the ADC trigger source (SSRC<2:0> bits (ADxCON1<7:5>) = $0 \times 1$ ). #### Work around Use an ADC interrupt or poll the ADxIF bit in the IFSx registers to determine the completion of the conversion. #### **Affected Silicon Revisions** | Α0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Χ | Χ | Χ | Х | | | #### 15. Module: ADC Selecting the same ANx input (AN0 or AN3) for CH0 and CH1 to achieve a 1.1 Msps sampling rate results in erroneous readings for CH1. #### **Work around** Bring the analog signal into the device using both AN0 and AN3, connect externally, and then assign one input to CH0 and the other to CH1. If selecting AN0 on CH1 (CH123Sx = 0), select AN3 on CH0 (CH0Sx = 3). Conversely, if selecting AN3 on CH1 (CH123Sx = 1), select AN0 on CH0 (CH0Sx = 0). #### **Affected Silicon Revisions** | A0 | A1 | A2 | А3 | | | |----|----|----|----|--|--| | Х | Х | Х | Х | | | #### 16. Module: CAN When DMA is used with the CAN module, and the CPU and DMA write to a CAN Special Function Register (SFR) at the same time, the DMAC error trap does not occur. In addition, neither the PWCOL<3:0> bits of the DMAPWC SFR nor the DMACERR bit of the INTCON1 SFR become set. Since the PWCOLx bits are not set, subsequent DMA requests to that channel are not ignored. #### Work around There is no work around; however, under normal circumstances, this situation must not arise. When DMA is used with the CAN module, the application must not be writing to the CAN SFRs. #### **Affected Silicon Revisions** | A0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Χ | Х | Х | Х | | | #### 17. Module: JTAG The MCLR pin (normally input only) may be set as an output pin through the JTAG interface. If it is set at an output high level, subsequent device Resets are prevented until the device is powered down. #### Work around None. | A0 | A1 | A2 | А3 | | | |----|----|----|----|--|--| | Х | Χ | Χ | Х | | | #### 18. Module: JTAG At Power-on Reset (POR), when JTAG is disabled in the Configuration bits, the I/O pin with TMS function produces an active-high logic pulse with a pulse width in the order of milliseconds. #### Work around None. #### **Affected Silicon Revisions** | A0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Χ | Χ | Χ | Χ | | | #### 19. Module: QEI The Velocity Counter x (VELxCNT) is a 16-bit wide register that increments or decrements based on the signal from the quadrature decoder logic. Reading this register results in a Counter Reset. Typically, the user application must read the velocity counter at a rate of 1 kHz-4 kHz. As a result of this issue, the velocity counter may miss a count if the user application reads the Velocity Counter x register at the same time as a (+1 or -1) count increment occurs. #### Work around None. | Α0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Χ | Χ | Χ | Χ | | | 20. Module: FRC Refer to Table 4 for a change in the FRC accuracy at FRC Frequency = 7.3728 MHz. #### TABLE 4: INTERNAL FRC ACCURACY | AC CHARA | CTERISTICS | | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \leq \text{TA} \leq +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \leq \text{TA} \leq +125^{\circ}\text{C}$ for Extended $-40^{\circ}\text{C} \leq \text{TA} \leq +150^{\circ}\text{C}$ for High Temperature | | | | | | | | |-------------|--------------------------------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---|---------------------|----------------|--|--|--| | Param No. | ram No. Characteristic Min. Typ. Max. Units Conditions | | | | | ons | | | | | | Internal FR | C Accuracy @ F | RC Freque | ncy = 7.372 | 28 MHz | | | | | | | | F20a | FRC | -2 | 0.5 | 2 | % | -40°C ≤ TA ≤ +85°C | VDD = 3.0-3.6V | | | | | F20b | FRC | -3 | 1.5 | 3 | % | -40°C ≤ TA ≤ +125°C | | | | | | HF20 | FRC | -4 | _ | 4 | % | -40°C ≤ TA ≤ +150°C | | | | | #### Work around None. #### **Affected Silicon Revisions** | Α0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Χ | | | | | | #### 21. Module: Op Amp When operating at lower temperatures (< 0°C), there is a drift in the op amp offset voltage. Refer to Table 5 for a change in the op amp offset voltage at different operating temperatures. #### TABLE 5: OP AMP SPECIFICATIONS | DC CHA | RACTERI | STICS | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for Extended | | | | | | |--------------|-----------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|----------------------------|--| | Param<br>No. | Symbol Characteristic | | Min. | Тур. | Max. | Units | Conditions | | | CM42 | VOFFSET | Op Amp Offset Voltage | _ | ±20 | ±70 | mV | 0°C ≤ TA ≤ +125°C | | | CM42 | 142 VOFFSET Op Amp Offset Voltage | | _ | _ | ±500 | mV | $-40$ °C $\leq$ TA $<$ 0°C | | #### Work around None. | Ī | A0 | <b>A</b> 1 | A2 | А3 | | | |---|----|------------|----|----|--|--| | I | Χ | Χ | Χ | Χ | | | #### 22. Module: CPU When using the signed 32-by-16-bit division instruction, div.sd, the Overflow bit does not always get set when an overflow occurs. #### Work around Test for and handle overflow conditions outside of the div.sd instruction. #### **Affected Silicon Revisions** | | A0 | <b>A</b> 1 | A2 | А3 | | | |---|----|------------|----|----|--|--| | ı | Χ | Χ | Χ | Χ | | | #### 23. Module: Output Compare The first PWM pulse may not appear on the OCx pin if the timer source of the Output Compare x module is scaled down. The first pulse on the OCx pin is missed in PWM mode when the timer source for the Output Compare x module is scaled down (1:8, 1:64 or 1:256) using the Timerx Input Clock Prescale Select bits, TCKPS<1:0> (TxCON<5:4>). #### Work around - Configure the prescaler for the source timer to 1:1 for Output Compare 3, 4, 5 and 6. - The Output Compare 1 or 2 module can be used. The scaled down timer (1:8, 1:64 or 1:256) can be used as a source for the Output Compare 1 and 2 modules. #### Affected Silicon Revisions | Α0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Χ | Χ | Х | Χ | | | #### 24. Module: Output Compare Under certain circumstances, an output compare match may cause the Output Compare Interrupt Flag (OCxIF) bit to become set prior to the Change-of-State (COS) of the OCx pin. This has been observed when all of the following are true: - The module is in One-Shot mode (OCM<2:0> = 001, 010 or 100); - One of the timer modules is being used as the time base; and - A timer prescaler other than 1:1 is selected If the module is re-initialized by clearing the OCM<2:0> bits after the One-Shot mode compare, the OCx pin may not be driven as expected. #### Work around After OCxIF is set, allow an interval (in CPU cycles) of at least twice the prescaler factor to elapse before clearing the OCM<2:0> bits. For example, for a prescaler value of 1:8, allow 16 CPU cycles to elapse after the interrupt. #### **Affected Silicon Revisions** | Α0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Χ | Χ | Χ | Χ | | | #### 25. Module: CPU Table Write (TBLWTL, TBLWTH) instructions cannot be the first or last instruction of a DO loop. #### Work around None. #### **Affected Silicon Revisions** | Α0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Χ | Х | Х | Х | | | #### 26. Module: PWM In Center-Aligned Complementary mode with Independent Time Base, the expected dead time between transitions of the PWMxH and PWMxL outputs may not be asserted at all times if the SWAP (IOCONx<1>) bit setting is changed from '1' to '0' in order to remap PWMxH and PWMxL to their respective pins, after the PWM module is enabled. #### Work around None. | A0 | <b>A</b> 1 | <b>A2</b> | А3 | | | |----|------------|-----------|----|--|--| | Х | Χ | Χ | Χ | | | #### 27. Module: PWM In Center-Aligned Complementary mode with Independent Time Base, updates to the PHASEx register take effect in the middle of a Center-Aligned PWM cycle, as shown in Figure 5. This occurs only when the Immediate Update feature is disabled (IUE = 0). If Immediate Update is enabled (IUE = 1), the PHASEx register updates will take effect immediately. #### FIGURE 5: #### Work around None. | | A0 | <b>A</b> 1 | A2 | А3 | | | |---|----|------------|----|----|--|--| | I | Χ | Χ | Χ | Χ | | | #### 28. Module: ADC In the AC/DC electrical characteristics, the Integral Nonlinearity (INL) error for the ADC2 module differs in 12-Bit ADC mode with the operating temperature range from the specifications published in the "dsPIC33EPXXXGM3XX/6XX/7XX Family Data Sheet". The updated text is shown in **bold** in Table 33-57 below: #### TABLE 33-57: ADCx MODULE SPECIFICATIONS (12-BIT MODE) | | | | | , | | <u>, </u> | | | |--------------|-----------------------|----------------|------------------------------------------------------------------------------------|------------------------------|------|------------------------------------------------|---------------------------------------------------------------------------------------|--| | AC CHAI | RACTERIS | TICS | Standard Operating Conditions (see Note 1): 3.0V to 3.6V (unless otherwise stated) | | | | | | | Param<br>No. | Symbol | Characteristic | Min. | Тур. | Max. | Units | Conditions | | | | | ADC Ac | curacy (1 | curacy (12-Bit Mode) – VREF- | | | | | | AD20a | Nr | Resolution | 12 data bits | | | bits | | | | AD21a | Integral Nonlinearity | | -3.0 | | +3.0 | LSb | -40°C ≤ Ta ≤ +85°C Only<br>VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.6V (Note 2) | | | ADZTA | INL | | -6.0 | _ | 6.0 | LSb | +85°C ≤ TA ≤ +125°C Only<br>VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.6V (Note 2) | | #### Work around None. | A0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Χ | Χ | Χ | | | | #### 29. Module: PWM When the PWM module is configured for Push-Pull mode (IOCONx<11:10> = 10) with the Enable Immediate Period Update bit enabled (PTCON <10> = 1), a write to the Period register that coincides with the period rollover event may cause the push-pull output logic to produce back-to-back pulses on the PWMx pins (Figure 6). #### FIGURE 6: #### Work around Ensure that the update to the PWM Period register occurs away from the PWM rollover event by setting the EIPU bit (PTCON<10> = 1). Use either the PWM Special Event Trigger (SEVTCMP) or the PWM Primary Trigger (TRIGx) to generate a PWM Interrupt Service Routine (ISR) near the start of the PWM cycle. This ISR will ensure that period writes do not occur near the PWM period rollover event. #### **Affected Silicon Revisions** | Α0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Χ | Х | Х | Χ | | | #### 30. Module: PWM The triggers generated by the PWMx Primary Trigger Compare Value register (TRIGx) will not trigger at the point defined by the TRIGx register values on the first instance for the configurations listed below. Subsequent trigger instances are not affected. - Trigger compare values for TRIGx are less than 8 counts - Trigger Output Divider bits, TRGDIV<3:0> (TRGCONx<15:12>), are greater than '0' - Trigger Postscaler Start Enable Select bits, TRGSTRT<5:0> (TRGCONx<5:0>), are equal to '0' #### Work around Configure the PWMx Primary Trigger Compare Value Register (TRIGx) values to be equal to or greater than 8. #### **Affected Silicon Revisions** | A0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Χ | Χ | Χ | Χ | | | #### 31. Module: Input Capture When the IC is used in Cascaded mode, the even timer does not increment immediately when the odd timer rolls over, but instead occurs one cycle after the roll over. In the cascaded configuration, ICy:ICx (ICy represents the even numbered modules and ICx represents the odd numbered modules) form a single 32-bit module. In such a configuration, when ICx counts for 16-bit value (65535 cycles) and rolls over to 0 during the next clock cycle (65536th cycle), ICy should immediately increment by 1. But ICy timer remains at 0 and during the next clock cycle (65537th cycle), both ICx and ICy timers increment by 1. #### Work around None. #### **Affected Silicon Revisions** | | Α0 | <b>A</b> 1 | A2 | А3 | | | |---|----|------------|----|----|--|--| | I | Χ | Χ | Χ | Χ | | | #### 32. Module: SPI The data transferred from the DMA to the SPIx buffer may get corrupted if the CPU is writing to any Special Function Registers (SFRs) during the data transfer. #### Work around None. | Α0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Χ | Χ | Χ | Χ | | | #### 33. Module: Core When interrupt nesting is enabled by clearing the NSTDIS bit (INTCON1<15> = 0), an interrupt that occurs during the last two instructions of the DO loop can end it prematurely. The DCOUNT is incorrectly decremented twice when: - an interrupt occurs during the last two instructions of a DO loop, and - the second higher priority interrupt occurs exactly four instruction cycles later. #### Work around Disable interrupt nesting by setting the NSTDIS bit (INTCON1<15> = 1). Alternatively, for interrupts of priority levels up to 6, use the <code>DISI</code> instruction to disable the nested interrupts while executing the last two instructions of the <code>DO</code> loop. #### Affected Silicon Revisions | A0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | X | Χ | Χ | Χ | | | #### 34. Module: Core An address error trap may occur if the variable exception processing latency is enabled by setting the VAR bit (CORCON<15> = 1), and the same data variables are modified both within and outside the Interrupt Service Routine. #### Work around Enable the Fixed Interrupt Latency mode by clearing the VAR bit (VAR (CORCON<15>) = 0). #### **Affected Silicon Revisions** | A0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Χ | Χ | Χ | Χ | | | #### 35. Module: Power-Saving Mode A stack error trap may be generated when all of the following conditions are met: - Device operates in Doze mode. - The Processor Clock Reduction Select bits, DOZE<2:0> (CLKDIV<14:12>), are set to '0b011' or '0b01xx'. - Multiple interrupts are enabled. - In the user function, the processor speed is switched between normal speed and reduced speed (as defined by the DOZE<2:0> bits). #### Work around In Doze mode, set the Processor Clock Reduction Select bits, DOZE<2:0> (CLKDIV<14:12>), to '0b010', '0b001' or '0b000'. #### **Affected Silicon Revisions** | A0 | <b>A</b> 1 | <b>A2</b> | А3 | | | |----|------------|-----------|----|--|--| | Χ | Χ | Χ | Χ | | | #### 36. Module: SPI When the SPIx module is enabled for the first time, there may be a spurious clock on the SCKx pin. This may result in one bit of data getting shifted out on the data line, resulting in a mismatch between the clock and data lines. This issue may also occur when the SPIx module is disabled during data transmission, and subsequently enabled. #### Work around - Disable the SPIx module after two SPIx cycles and then re-enable SPIx, this will synchronize the clock and data. - If the SPIx module is configured on the PPS pins, first enable the SPIx without configuring the PPS, then allow the two SPIx clocks to pass and then configure the PPS to connect to the SPIx module. This will prevent the spurious SPIx clock going out on the pin. If the SPIx module is turned off periodically, ensure that the PPS is turned off as well. | | A0 | <b>A</b> 1 | A2 | А3 | | | |---|----|------------|----|----|--|--| | I | Χ | Χ | Χ | Χ | | | #### 37. Module: Data Memory If the CPU is assigned a lower data bus master priority level than either the DMA Controller or USB, by configuring the MSTRPR register to any value other than 0x0000, then executing an ULNK instruction will result in a stack error trap. #### Work around - Ensure that the MSTRPR register is always maintained at its default (Reset) value of 0x0000. Do not write any other value to this SFR. - If writing source code in assembly, the recommended work around is to replace all instances of the ULNK instruction with: mov W14,W15 mov [--w15], W14 bclr CORCON, #SFA If using the MPLAB® XC16 compiler (XC16 v1.30 or later), specify the compiler option: merrata=busmaster (<u>Project Properties >> XC16 >> xc16-gcc >> General >> Additional Options</u>). #### Affected Silicon Revisions | A0 | A1 | A2 | А3 | | | |----|----|----|----|--|--| | Х | Х | Х | Х | | | #### 38. Module: SPI In Master mode, the SPI device reads the data on the SDIx line incorrectly (data is shifted by one bit; e.g., if 0x37 is transmitted, it is read as 0x1B). The issue occurs for the following configuration: - SMP = x - CKE = 0 - CKP = 1 - Master MIPS ≤ Slave MIPS. Issue occurred over a range of SPI clock frequencies (1 MHz to 16 MHz). #### Work around When CKE = 0 and CKP = 1, use the following sequence to initiate SPI communication: - · Set the Slave Select line to the Idle state - Set the SCKx pin high - · Enable Master mode - · Enable the module - · Assert the Slave Select line If the SPI slave device does not use the $\overline{SSx}$ line, the SPI slave should be enabled only after the master clock line is made high. | A0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Χ | Χ | Χ | Χ | | | #### 39. Module: PTG Single-stepping through the command sequence feature, which is enabled by setting the PTGSSEN bit when the device is in Debug mode, does not work. Also, the corresponding step interrupt, which generates after each step execution in the queue, doesn't work. #### Work around None. #### **Affected Silicon Revisions** | Α0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Χ | Χ | Χ | Х | | | #### 40. Module: PTG The PTGADD/PTGCOPY commands which add the contents of the PTGADJ register, or copy the contents of the PTGHOLD register to the PTG Counter Limit registers (PTGC0LIM and PTGC1LIM) does not work. Though the loop counter value gets updated, loop repletion cannot be changed dynamically after starting execution. #### Work around None. | A0 | <b>A</b> 1 | A2 | А3 | | | |----|------------|----|----|--|--| | Х | Χ | Χ | Х | | | #### **Data Sheet Clarifications** The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS70000689**D**): **Note:** Corrections are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity. #### 1. Module: Packaging Information In the "dsPIC33EPXXXGM3XX/6XX/7XX Family Data Sheet", Section 35.2 "Package Details", dimensions for the 64-Lead Plastic Quad Flat, No Lead Package (MR) – 9x9x0.9 mm Body with 7.15 x 7.15 Exposed Pad [QFN] is mentioned. However, the dsPIC33EPXXXGM3XX/6XX/7XX family devices are not available in this package. The dsPIC33EPXXXGM3XX/6XX/7XX family devices are available in the 64-Lead Plastic Quad Flat, No Lead Package (MR) – 9x9x0.9 mm Body with 5.40 x 5.40 Exposed Pad [QFN], and the package dimensions are shown on the following pages. # 64-Lead Plastic Quad Flat, No Lead Package (MR) – 9x9x0.9 mm Body with 5.40 x 5.40 Exposed Pad [QFN] For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging D A В Ε 0.25 C NOTE 1 0.25 C **TOP VIEW** // 0.10 C SEATING PLANE (A3) -Α1 ○ 0.08 C **⊕** 0.10**M** C A B D2 ⊕ 0.10M C A B е (DATUM B) -E2 NOTE 1 e/2 (DATUM A) Κ 0.10M C A B 0.05(M) C **BOTTOM VIEW** Microchip Technology Drawing C04-154A Sheet 1 of 2 # 64-Lead Plastic Quad Flat, No Lead Package (MR) – 9x9x0.9 mm Body with 5.40 x 5.40 Exposed Pad [QFN] For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | MILLIMETERS | | | | | |-----------------------------|------------------|----------------|----------|------|--| | Dimension | Dimension Limits | | NOM | MAX | | | Number of Pins | Ν | | 64 | | | | Pitch | е | | 0.50 BSC | | | | Overall Height | Α | 0.80 0.90 1.00 | | | | | Standoff | A1 | 0.00 0.02 0.05 | | | | | Contact Thickness | A3 | 0.20 REF | | | | | Overall Width | Е | 9.00 BSC | | | | | Exposed Pad Width | E2 | 5.30 | 5.40 | 5.50 | | | Overall Length | D | 9.00 BSC | | | | | Exposed Pad Length | D2 | 5.30 | 5.40 | 5.50 | | | Contact Width | b | 0.20 | 0.25 | 0.30 | | | Contact Length | L | 0.30 | 0.40 | 0.50 | | | Contact-to-Exposed Pad K 0. | | | - | - | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated. - 3. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-154A Sheet 2 of 2 64-Lead Plastic Quad Flat, No Lead Package (MR) – 9x9x0.9 mm Body [QFN] With 0.40 mm Contact Length and 5.40x5.40mm Exposed Pad **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | MILLIMETERS | | | | |----------------------------|-------------|------|------|------| | Dimension | MIN | NOM | MAX | | | Contact Pitch | 0.50 BSC | | | | | Optional Center Pad Width | W2 | | | 5.50 | | Optional Center Pad Length | T2 | | | 5.50 | | Contact Pad Spacing | | | 8.90 | | | Contact Pad Spacing | C2 | | 8.90 | | | Contact Pad Width (X64) | X1 | | | 0.30 | | Contact Pad Length (X64) | Y1 | | | 0.85 | | Distance Between Pads | G | 0.20 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2154A #### 2. Module: Power-Saving Features In **Section 10.0 "Power-Saving Features"**, there are two changes included. **Change 1:** Example 10-1 is modified to show a condition and a note. The changes are shown below in **bold**. #### **EXAMPLE 10-1: PWRSAV INSTRUCTION SYNTAX** ``` PWRSAV #IDLE_MODE ; Put the device into Idle mode PWRSAV #SLEEP_MODE ; Put the device into Sleep mode^{(1)} ``` Note 1: The use of PWRSV #SLEEP\_MODE has limitations when the Flash Voltage Regulator bit, VREGSF (RCON<11>), is set to Standby mode. Refer to Section 10.2.1 "Sleep Mode" for more information. Change 2: The fourth paragraph of Section 10.2.1 "Sleep Mode" is modified to include the condition where the Flash voltage regulator is placed in Standby mode. An additional example is added to show how to implement the SLEEP instruction in a 4-instruction word-aligned function. The modified text is added as follows: For optimal power savings, the internal regulator and the Flash regulator can be configured to go into standby when Sleep mode is entered by clearing the VREGS (RCON<8>) and VREGSF (RCON<11>) bits (default configuration). However, putting the Flash Voltage Regulator in Standby mode (VREGSF = 0) when in Sleep has the effect of corrupting the prefetched instructions placed in the instruction queue. When the part wakes up, these instructions may cause undefined behavior. To remove this problem, the instruction queue must be flushed after the part wakes up. A way to flush the instruction queue is to perform a branch. Therefore, it is required to implement the SLEEP instruction in a function with 4-instruction word alignment. The 4-instruction word alignment will assure that the SLEEP instruction is always placed on the correct address to make sure the flushing will be effective. Example 10-2 shows how this is performed. #### **EXAMPLE 10-2:** SLEEP MODE PWRSAV INSTRUCTION SYNTAX (WITH FLASH VOLTAGE REGULATOR SET TO STANDBY MODE) ``` .global _GoToSleep .section .text .align 4 _GoToSleep: PWRSAV #SLEEP_MODE BRA TO_FLUSH_QUEUE_LABEL TO_FLUSH_QUEUE_LABEL: RETURN ``` #### 3. Module: Pin Diagrams In the **Pin Diagrams**, both the 44-Pin Diagrams for TQFP and QFN are corrected by removing the reference to U1RTS on pin number 27. The dsPIC33EPXXXGM3XX/6XX/7XX family devices do not have $\overline{\text{U1RTS}}$ , $\overline{\text{U1CTS}}$ , $\overline{\text{U2RTS}}$ , $\overline{\text{U2CTS}}$ pins on 44-pin packages. Only $\overline{\text{U3RTS}}$ , $\overline{\text{U3CTS}}$ and $\overline{\text{U4RTS}}$ , $\overline{\text{U4CTS}}$ are available as remappable pins. #### 4. Module: Pin Diagrams In the **Pin Diagrams**, the 44-Pin TQFP diagram is corrected by replacing the reference to OA4IN+ on pin 27 with OA3IN+. #### 5. Module: Pin Diagrams In the **Pin Diagrams**, both the 64-Pin Diagrams for TQFP and QFN are corrected to include the following PMP Pins: - PMA6 has been added to RB1 - PMA7 has been added to RC1 - PMP13 has been added to RC2 #### 6. Module: Electrical Characteristics In the AC/DC electrical characteristics, the Integral Nonlinearity (INL) error for the ADC module differs in 12-Bit ADC mode from the specifications published in the "dsPIC33EPXXXGM3XX/6XX/7XX Family Data Sheet". The updated text is shown in **bold** in Table 33-57 below. #### TABLE 33-57: ADCx MODULE SPECIFICATIONS (12-BIT MODE) | AC CHARACTERISTICS | | | Standard Operating Conditions (see Note 1): 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for Extended | | | | | | |----------------------------|--------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-----------------------------------------------------------|--| | Param<br>No. | Symbol | Characteristic | Min. | Тур. | Max. | Units | Conditions | | | ADC Accuracy (12-Bit Mode) | | | | | | | | | | AD20a | Nr | Resolution | 12 data bits | | | bits | | | | AD21a | INL | Integral Nonlinearity | -2 | | +2 | LSb | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.6V (Note 2) | | #### 7. Module: Memory Organization In Section 4.3 "Special Function Register Maps", Table 4-2 and Table 4-3 are corrected by removing the following IFSx/IPCx/IECx bits: - FLT1IP0, FLT1IP1 and FLT1IP2 of IPC15 - FLT2IP0, FLT2IP1 and FLT2IP2 of IPC16 - FLT3IP0, FLT3IP1 and FLT3IP2 of IPC18 - FLT4IP0, FLT4IP1 and FLT4IP2 of IPC19 - FLT1IE of IEC3 - FLT2IE, FLT3IE and FLT4IE of IEC4 - FLT1IF of IFS3 - FLT2IF, FLT3IF and FLT4IF of IFS4 #### 8. Module: Electrical Characteristics In the AC/DC electrical characteristics, the Power-Down Current (IPD) for the devices differs from the specifications published in the "dsPIC33EPXXXGM3XX/6XX/7XX Family Data Sheet". The updates for Table 33-8 of the data sheet are highlighted in **bold** in the following table. TABLE 33-8: DC CHARACTERISTICS: POWER-DOWN CURRENT (IPD) | DC CHARA | CTERISTICS | 3 | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated)<br>Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for Extended | | | | | | |-----------------------------------------|---------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|----------------------------------------------|--|--| | Parameter No. | Typ. <sup>(2)</sup> | Max. | Units | Conditions | | | | | | Power-Down Current (IPD) <sup>(1)</sup> | | | | | | | | | | DC60d | 35 | 200 | μΑ | -40°C | | | | | | DC60c | 40 | 250 | μΑ | +25°C | 3.3V | Base Power-Down Current | | | | DC60b | 250 | 1500 | μΑ | +85°C | | Base Fower-Down Current | | | | DC60c | 1000 | 3500 | μΑ | +125°C | | | | | | DC61d | 8 | 10 | μΑ | -40°C | | | | | | DC61c | 10 | 15 | μΑ | +25°C | 3.3V | Watchdog Timer Current: ∆IwDT <sup>(3)</sup> | | | | DC61b | 12 | 20 | μА | +85°C | | watchdog filmer current: Alwb1(4) | | | | DC61c | 13 | 25 | μА | +125°C | | | | | #### 9. Module: Configuration Byte Register Map In Table 30-1: Configuration Byte Register Map, configuration byte addresses published in the "dsPIC33EPXXXGM3XX/6XX/7XX Family Data Sheet" differ for the devices with a memory size equal to 128 Kbytes and 256 Kbytes. The corrected Configuration byte addresses are shown in bold below: Configuration byte addresses for 128K devices are: FICD = **0x155F0**FPOR = **0x155F2**FWDT = **0x155F4**FOSC = **0x155F6**, FOSCSEL = **0x155F8**FGS = **0x155FA** Configuration byte addresses for 256K devices are: FICD = 0x2ABF0 FPOR = 0x2ABF2 FWDT = 0x2ABF4 FOSC = 0x2ABF6 FOSCSEL = 0x2ABF8 FGS = 0x2ABFA #### 10. Module: Instruction Set Overview Modify the existing note of Table 31-2: Instruction Set Overview on pages 422 to 427 to "Note 1: Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle". This note should be referenced with a superscript (1) on the "# of Cycles<sup>(1)</sup>" column of Table 31-2. #### TABLE 31-2: INSTRUCTION SET OVERVIEW | Base<br>Instr<br># | Assembly<br>Mnemonic | Assembly Syntax | Description | # of<br>Words | # of<br>Cycles <sup>(1)</sup> | Status Flags<br>Affected | |--------------------|----------------------|-----------------|-------------|---------------|-------------------------------|--------------------------| | | | | | | | | | | | | | | | | Note 1: Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle. # APPENDIX A: DOCUMENT REVISION HISTORY #### Rev A Document (6/2013) Initial release of this document; issued for silicon revision A0. Includes silicon issues 1 (Core, CPU), 2 (Core, Program Memory), 3-4 (SPI, Frame modes), 5 (Input Capture), 6-10 (PWM), 11-12 (ADC), 13 (ECAN), 14-15 (JTAG), and 16 (QEI). #### Rev B Document (9/2013) Adds silicon issue 20. Module: "FRC" and updates Table 2. Adds a new bulleted list in silicon issue 20. Module: "FRC". Updates work around section in silicon issue 20. Module: "FRC". #### Rev C Document (10/2013) Updates Table 1 with new revision ID, "A1". Updates Table 2. #### Rev D Document (11/2013) Adds silicon issue **21. Module: "Op Amp"** and updates Table 2. #### Rev E Document (6/2014) Replaced silicon issue 9. Module: "PWM". Adds silicon issue 10. Module: "PWM", 11. Module: "PWM", 12. Module: "PWM", 13. Module: "PWM" and updates Table 2. #### Rev F Document (9/2014) Updates Table 1 with new revision ID, "A2". Updates Table 2 and Table 3. Adds silicon issues 22. Module: "CPU", 23. Module: "Output Compare", 24. Module: "Output Compare". Replaces silicon issue 6. Module: "PWM". Adds data sheet clarification 1. Module: "Packaging Information". #### Rev G Document (12/2014) Updates the silicon issue description of **7. Module:** "PWM", **10. Module:** "PWM", **11. Module:** "PWM", **12. Module:** "PWM" and **13. Module:** "PWM". Basic issue is unchanged. Adds new silicon issues 25. Module: "CPU", 26. Module: "PWM", 27. Module: "PWM" and 28. Module: "ADC". Adds data sheet clarification 2. Module: "Power-Saving Features". #### Rev H Document (5/2015) Updates Table 1, Table 2 and all Affected Silicon Revision tables with new revision ID, "A3." Replaces silicon issue 5. Module: "Input Capture". Add silicon issues 29. Module: "PWM", 30. Module: "PWM" and 31. Module: "Input Capture". Adds data sheet clarifications 3. Module: "Pin Diagrams", 4. Module: "Pin Diagrams", 5. Module: "Pin Diagrams" and 6. Module: "Electrical Characteristics". #### Rev J Document (8/2015) Adds silicon issue 32. Module: "DMA". Adds data sheet clarification 7. Module: "Memory Organization". #### Rev K Document (10/2015) Updates silicon issue 32. Module: "SPI". Adds silicon issues 33. Module: "Core", 34. Module: "Core" and 35. Module: "Power-Saving Mode". Adds data sheet clarification 8. Module: "Electrical Characteristics". #### Rev L Document (5/2016) Adds silicon issues **36. Module: "SPI"** and **37. Module:** "Data Memory". Adds data sheet clarification 9. Module: "Configuration Byte Register Map". #### Rev M Document (12/2016) Adds silicon issues 38. Module: "SPI", 39. Module: "PTG" and 40. Module: "PTG". Adds data sheet clarification 10. Module: "Instruction Set Overview". #### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. # QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949= #### **Trademarks** The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch logo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2013-2016, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-1211-3 # **Worldwide Sales and Service** #### **AMERICAS** **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 **Technical Support:** http://www.microchip.com/ support Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 Austin, TX Tel: 512-257-3370 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 **Detroit** Novi, MI Tel: 248-848-4000 Houston, TX Tel: 281-894-5983 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800 Raleigh, NC Tel: 919-844-7510 New York, NY Tel: 631-435-6000 San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270 Canada - Toronto Tel: 905-695-1980 Fax: 905-695-2078 #### ASIA/PACIFIC **Asia Pacific Office** Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2943-5100 Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Tel: 86-10-8569-7000 Fax: 86-10-8528-2104 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 China - Chongging Tel: 86-23-8980-9588 Fax: 86-23-8980-9500 China - Dongguan Tel: 86-769-8702-9880 China - Guangzhou Tel: 86-20-8755-8029 China - Hangzhou Tel: 86-571-8792-8115 Fax: 86-571-8792-8116 China - Hong Kong SAR Tel: 852-2943-5100 Fax: 852-2401-3431 China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 China - Shanghai Tel: 86-21-3326-8000 Fax: 86-21-3326-8021 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 China - Shenzhen Tel: 86-755-8864-2200 Fax: 86-755-8203-1760 China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 #### ASIA/PACIFIC China - Xiamen Tel: 86-592-2388138 Fax: 86-592-2388130 China - Zhuhai Tel: 86-756-3210040 Fax: 86-756-3210049 India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 India - Pune Tel: 91-20-3019-1500 Japan - Osaka Tel: 81-6-6152-7160 Fax: 81-6-6152-9310 Japan - Tokyo Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771 Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859 Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068 Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan - Hsin Chu Tel: 886-3-5778-366 Fax: 886-3-5770-955 Taiwan - Kaohsiung Tel: 886-7-213-7830 Taiwan - Taipei Tel: 886-2-2508-8600 Fax: 886-2-2508-0102 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 #### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 Finland - Espoo Tel: 358-9-4520-820 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 France - Saint Cloud Tel: 33-1-30-60-70-00 **Germany - Garching** Tel: 49-8931-9700 Germany - Haan Tel: 49-2129-3766400 Germany - Heilbronn Tel: 49-7131-67-3636 Germany - Karlsruhe Tel: 49-721-625370 Germany - Munich Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Germany - Rosenheim Tel: 49-8031-354-560 Israel - Ra'anana Tel: 972-9-744-7705 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Italy - Padova Tel: 39-049-7625286 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Norway - Trondheim Tel: 47-7289-7561 Poland - Warsaw Tel: 48-22-3325737 Romania - Bucharest Tel: 40-21-407-87-50 Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 Sweden - Gothenberg Tel: 46-31-704-60-40 Sweden - Stockholm Tel: 46-8-5090-4654 **UK - Wokingham** Tel: 44-118-921-5800